Fiber to Fast Ethernet Converter (TS1000 CPE Complied) Communications #### Edition 2005-11-28 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2005. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. #### Fiber to Fast Ethernet Converter (TS1000 CPE Complied) ADM6993F/FX Revision History: 2005-11-28, Rev. 1.21 | Previous Version: | | | | | | | |-------------------|---------------------------------------------------------|--|--|--|--|--| | Page/Date | Subjects (major changes since last revision) | | | | | | | 2003-03-05 | Rev.1.0: First release of ADM6993F | | | | | | | 2003-07-02 | Rev. 1.1: Added Section 4.2 | | | | | | | 2003-10-06 | Rev. 1.2: Updated Section 2.2.5, 4.2.5, 4.2.12 & 4.2.13 | | | | | | | 2005-09-09 | Changed to the new Infineon format | | | | | | | 2005-09-09 | Rev. 1.2 changed to Rev. 1.21 | | | | | | | 2005-11-28 | Minor change. Included Green package information | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### **Trademarks** ABM®, ACE®, AOP®, ARCOFI®, ASM®, ASP®, DigiTape®, DuSLIC®, EPIC®, ELIC®, FALC®, GEMINAX®, IDEC®, INCA®, IOM®, IPAT®-2, ISAC®, ITAC®, IWE®, IWORX®, MUSAC®, MuSLIC®, OCTAT®, OptiPort®, POTSWIRE®, QUAT®, QuadFALC®, SCOUT®, SICAT®, SICOFI®, SIDEC®, SLICOFI®, SMINT®, SOCRATES®, VINETIC®, 10BaseV®, 10BaseVX® are registered trademarks of Infineon Technologies AG. 10BaseS™, EasyPort™, VDSLite™ are trademarks of Infineon Technologies AG. Microsoft® is a registered trademark of Microsoft Corporation, Linux® of Linus Torvalds, Visio® of Visio Corporation, and FrameMaker® of Adobe Systems Incorporated. #### **Table of Contents** ## **Table of Contents** | | Table of Contents | . 4 | |------------------------|---------------------------------------------------|------------| | | List of Figures | . 6 | | | List of Tables | . 7 | | <b>1</b><br>1.1<br>1.2 | Product Overview | . 8<br>. 8 | | 1.3<br>1.4 | Block Diagram Data Lengths Conventions | | | 2 | Interface Description | 10 | | 2.1<br>2.2 | Pin Diagram | 11 | | 2.3 | Pin Descriptions | 12 | | <b>3</b><br>3.1 | Function Description OAM Engine | | | 3.2 | 10/100M PHY Block | | | 3.3<br>3.3.1 | Auto Negotiation and Speed Configuration | | | 3.3.2 | Speed Configuration | | | 3.4 | Switch Functional Description | | | 3.4.1 | Basic Operation | | | 3.4.2<br>3.4.3 | Address Learning | | | 3.4.4 | Address Aging | | | 3.4.5 | Buffers and Queues | 25 | | 3.4.6 | Back off Algorithm | | | 3.4.7<br>3.4.8 | Inter-Packet Gap (IPG) | | | 3.4.9 | Half Duplex Flow Control | | | 3.4.10 | Full Duplex Flow Control | | | 3.4.11 | Broadcast Storm Filter | | | 3.4.12 | Auto TP MDIX Function | | | 3.5<br>3.5.1 | Converter Functional Description | | | 3.5.2 | Redundant Link | | | 3.5.3 | Loop-Back mode | 28 | | 3.5.4 | Snooping mode | | | 3.5.5 | Fiber_SD LED | | | 3.6<br>3.6.1 | Serial Management Interface (SMI) Register Access | | | 3.6.2 | Read EEPROM Register via SMI Register | | | 3.6.3 | Write EEPROM Register via SMI Register | | | 3.7 | Reset Operation | 30 | | 3.7.1 | Write EEPROM Register via EEPROM Interface | 30 | | 4 | Registers Description | | | 4.1 | EEPROM Registers | | | 4.2 | EEPROM Register Descriptions | 33 | ## ADM6993F/FX Data Sheet #### **Table of Contents** | 6 | Packaging | 61 | |-------|--------------------------|----| | 5.2 | AC Characterization | 53 | | | DC Characterization | | | | Electrical Specification | | | 4.2.1 | EEPROM Register Format | 35 | **List of Figures** # **List of Figures** | Figure 1 | ADM6993F/FX Block Diagram 9 | |-----------|---------------------------------------| | Figure 2 | ADM6993F/FX Pin Assignment 10 | | Figure 3 | SMI Read Operation 29 | | Figure 4 | SMI Write Operation 29 | | Figure 5 | Power on Reset Timing 54 | | Figure 6 | EEPROM Interface Timing 54 | | Figure 7 | 10Base-Tx MII Input Timing 55 | | Figure 8 | 10Base-TX MII Output Timing 56 | | Figure 9 | 100Base-TX MII Input Timing 56 | | Figure 10 | 100Base-TX MII Output Timing 57 | | Figure 11 | Reduce MII Timing 58 | | Figure 12 | GPSI (7-wire) Input Timing 59 | | Figure 13 | GPSI (7-wire) Output Timing 59 | | Figure 14 | SMI Timing 60 | | Figure 15 | 128 PQFP packaging for ADM6993F/FX 61 | **List of Tables** # **List of Tables** | Table 1 | Data Lengths Conventions 9 | |----------|------------------------------------------------------| | Table 2 | ADM6993F/FX Abbreviations for Pin Type 11 | | Table 3 | Abbreviations for Buffer Type 11 | | Table 4 | Port 0/1 Twisted Pair Interface (8 Pins) 12 | | Table 5 | Port 2 (MII/RMII/GPSI) Interface (17 Pins) 12 | | Table 6 | Port 1 Alternative MII Port Interface (17 Pins) 14 | | Table 7 | LED Interface (13 Pins) 15 | | Table 8 | EEPROM Interface (4 Pins) 17 | | Table 9 | Configuration Interface (28 Pins) 18 | | Table 10 | Ground/Power Interface (27 Pins) 20 | | Table 11 | Miscellaneous (14 Pins) 21 | | Table 12 | Speed Configuration 24 | | Table 13 | Port Rising/Falling Threshold 26 | | Table 14 | Drop Scheme for each queue 27 | | Table 15 | SMI Read/Write Command Format 28 | | Table 16 | EEPROM Register Map 31 | | Table 17 | Registers Address SpaceRegisters Address Space 33 | | Table 18 | Registers Overview 33 | | Table 19 | Register Access Types 34 | | Table 20 | Registers Clock DomainsRegisters Clock Domains 35 | | Table 21 | Other Filter Regsiters 45 | | Table 22 | Other Tag Port Rule 0 Registers 49 | | Table 23 | Other Tag Port Rule 1 Regsiters 50 | | Table 24 | Electrical Absolute Maximum Rating 53 | | Table 25 | Recommended Operating Conditions 53 | | Table 26 | DC Electrical Characteristics for 3.3 V Operation 53 | | Table 27 | Power on Reset Timing 54 | | Table 28 | EEPROM Interface Timing 54 | | Table 29 | 10Base-Tx MII Input Timing 55 | | Table 30 | 10Base-TX MII Output Timing 56 | | Table 31 | 100Base-TX MII Input Timing 57 | | Table 32 | 100Base-TX MII Output Timing 57 | | Table 33 | 100Base-TX MII Output Timing 58 | | Table 34 | GPSI (7-wire) Input Timing 59 | | Table 35 | GPSI (7-wire) Output Timing 60 | | Table 36 | SMI Timing 60 | **Product Overview** #### 1 Product Overview Features and the block diagram. #### 1.1 Overview The ADM6993F/FX is a single chip integrating two 10/100 Mbps MDIX TX/FX transceivers, a three-port 10/100M Ethernet L2 switch controller, and one OAM engine to meet demanding applications, including Fiber-to-Ethernet media converters, especially the fiber to the home (FTTH) media converters. The ADM6993F/FX feature set includes link pass through (LPT), TS1000 OAM frame receiving/processing/transmitting, programmable link status LED display, various loop-back modes, and one configurable MII ports for snooping/inserting OAM frame from/to 100Fx. The ADM6993FX is the environmentally friendly "green" package version. The ADM6993F/FX supports priority features on Port-Base priority, VLAN TAG priority and IP TOS precedence checking at individual ports. This is done through a small low-cost micro controller to initialize or on-the-fly to configure. The priority of packets can be tagged based on TCP port number for the multi-media application. The 2<sup>nd</sup> MAC interface could be selected as TP/FX or MII/RMII/GPSI to connect with bridge devices for different media. The 3<sup>rd</sup> MAC interface could be selected as MII/RMII/GPSI to connect with routing devices, and bridge devices for different media On the media side of port0/1, the ADM6993F/FX supports auto MDIX 10Base-T/100Base-TX and 100Base-FX as specified by the IEEE 802.3 committee through uses of digital circuitry and high speed A/D. ADM6993F/FX supports serial management interface (SMI) for a small low-cost micro controller to initialize or configure. It also provides port status for remote agent monitor and smart counter for port statistics. #### 1.2 Features Main features: - 3-port10/100M switch integrated with a 2-port PHY (10/100TX and 100FX) and 3<sup>rd</sup> MAC port as GPSI/MII/RMII - Embedded OAM engine complying with TS1000 - Provides TX<-->FX Converter modes with Link Pass Through (LPT) - Configurables MII ports for snooping/inserting OAM frame from/to fiber PHY - · Built-in data buffer 6Kx64bit SRAM - Up to 2k MAC Unicast addresses with a 4-way associative hashing table - MAC address learning table with aging function - Two queues per port for QoS purposes - Port-base, 802.1p and TCP/IP ToS priority - Store & forward architecture - Forwarding and filtering at non-blocking full wire speed - 802.3x flow control for full duplex and back-pressure for half duplex - Supports Auto-Negotiation - · Packet lengths up to 1536 bytes. - Broadcast storming filter - Port-base VLAN/tag-base VLAN - 16 entries of packet classification and marking or filtering for TCP/UDP Port Numbering, IP Protocol ID and Ethernet Type - Serial Management Interface for low-end CPUs - Provides port status for remote agent monitoring - · Provides smart counters for port statistics reporting - 128 PQFP packaging with 2.5 V/3.3 V power supply Data Sheet 8 Rev. 1.21, 2005-11-28 **Product Overview** ## 1.3 Block Diagram Figure 1 ADM6993F/FX Block Diagram ## 1.4 Data Lengths Conventions #### Table 1 Data Lengths Conventions qword 64 bits dword 32 bits word 16 bits byte 8 bits nibble 4 bits Data Sheet 9 Rev. 1.21, 2005-11-28 ## 2 Interface Description This chapter describes Pin Diagram, Pin Type and Buffer Type Abbreviations, and Pin Descriptions. ## 2.1 Pin Diagram Figure 2 ADM6993F/FX Pin Assignment ## 2.2 Pin Type and Buffer Type Abbreviations Standardized abbreviations: Table 2 ADM6993F/FX Abbreviations for Pin Type | Abbreviations | Description | | | | | | | |---------------|---------------------------------------------|--|--|--|--|--|--| | I | Standard input-only pin. Digital levels. | | | | | | | | 0 | Output. Digital levels. | | | | | | | | I/O | I/O is a bidirectional input/output signal. | | | | | | | | Al | Input. Analog levels. | | | | | | | | AO | Output. Analog levels. | | | | | | | | AI/O | Input or Output. Analog levels. | | | | | | | | PWR | Power | | | | | | | | GND | Ground | | | | | | | | MCL | Must be connected to Low (JEDEC Standard) | | | | | | | | MCH | Must be connected to High (JEDEC Standard) | | | | | | | | NU | Not Usable (JEDEC Standard) | | | | | | | | NC | Not Connected (JEDEC Standard) | | | | | | | ## Table 3 Abbreviations for Buffer Type | Abbreviations | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Z | High impedance | | PU1 | Pull up, 10 kΩ | | PD1 | Pull down, 10 kΩ | | PD2 | Pull down, 20 kΩ | | TS | Tristate capability: The corresponding pin has 3 operational states: Low, high and high-impedance. | | OD | Open Drain. The corresponding pin has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. An external pull-up is required to sustain the inactive state until another agent drives it, and must be provided by the central resource. | | OC | Open Collector | | PP | Push-Pull. The corresponding pin has 2 operational states: Active-low and active-high (identical to output with no type attribute). | | OD/PP | Open-Drain or Push-Pull. The corresponding pin can be configured either as an output with the OD attribute or as an output with the PP attribute. | | ST | Schmitt-Trigger characteristics | | TTL | TTL characteristics | Data Sheet 11 Rev. 1.21, 2005-11-28 ## 2.3 Pin Descriptions ADM6993F/FX pins are categorized into one of the following groups: - Port 0/1 Twisted Pair Interface, 8 pins - Port 2 (MII/RMII/GPSI) Interface, 17 pins - Port 1 alternative MII Port Interface, 17 pins - · LED Interface, 13 pins - · EEPROM Interface, 4 pins - · Configuration Interface, 28 pins - · Ground/Power Interface, 27 pins - Miscellaneous, 14 pins Note: If not specified, all signals default to digital signals. Table 4 Port 0/1 Twisted Pair Interface (8 Pins) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|-------|-------------|----------------|-----------------------| | 40 | TXP_0 | AO | | Twisted Pair Transmit | | 50 | TXP_1 | AO | | Output Positive. | | 41 | TXN_0 | AO | | Twisted Pair Transmit | | 49 | TXN_1 | AO | | Output Negative. | | 43 | RXP_0 | Al | | Twisted Pair Receive | | 47 | RXP_1 | Al | | Input Positive. | | 44 | RXN_0 | Al | | Twisted Pair Receive | | 46 | RXN_1 | Al | | Input Negative. | Table 5 Port 2 (MII/RMII/GPSI) Interface (17 Pins) | Pin or Ball No. | Name | Pin | Buffer<br>Type | Function | |-----------------|---------|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 87 | P2TXD0 | Type<br>I/O | | Port 2 MII Transmit Data bit 0 Synchronous to the rising edge of TXCLK. | | | FXMODE0 | | | <b>FXMODE0</b> During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as bit 0 of FXMODE. | | 86 | P2TXD1 | I/O | TTL, PD,<br>8mA | Port 2 MII Transmit Data bit 1 Synchronous to the rising edge of TXCLK. | | | FXMODE1 | | | FXMODE1 During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as bit 1 of FXMODE. FXMODE [1:0] Interface 00 <sub>B</sub> , Both Port0 & Port1 are TP port 01 <sub>B</sub> , Port0 is TP port and Port1 is FX port 10 <sub>B</sub> , Port0 is TP port and Port1 is FX port (converter mode) 11 <sub>B</sub> , Both Port0 & Port1 are FX port | Data Sheet 12 Rev. 1.21, 2005-11-28 Table 5 Port 2 (MII/RMII/GPSI) Interface (17 Pins) (cont'd) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|--------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------| | 85 | P2TXD2 | I/O | TTL, PD, | Port 2 MII Transmit Data bit 2 | | | | | 8mA | Synchronous to the rising edge of TXCLK. | | | P2BUSMD0 | | | P2BUSMD0 | | | | | | During power on reset, value will be latched by | | | | | | ADM6993F/FX at the rising edge of RESETL as | | 84 | P2TXD3 | I/O | PD 8mA | P2BUSMD0. Port 2 MII Transmit Data bit 3 | | 04 | P2BUSMD1 | - " | l B, oniv | P2BUSMD1 | | | F 2BOSIVID I | | | During power on reset, value will be latched by | | | | | | ADM6993F/FX at the rising edge of RESETL as | | | | | | P2BUSMD1. | | | | | | BUSMD[1:0] Interface | | | | | | 00 <sub>B</sub> , MII(Default) | | | | | | 01 <sub>B</sub> , RMII | | | | | | 10 <sub>B</sub> , GPSI | | 88 | P2TXEN | I/O | PD, 8mA | Port 2 MII Transmit Enable | | | DIODD | | | Synchronous to the rising edge of TXCLK | | | DISBP | | | DISBP. Disable Back Pressure | | | | | | <ul><li>0<sub>B</sub> , Enable back-pressure(Default)</li><li>1<sub>B</sub> , Disable back-pressure</li></ul> | | 108, 107, 106, | P2RXD[3:0] | 1 | TTL, PD | Port 2 MII Receive Data bit 3 ~ 0 | | 105, 107, 100, | 1 2100[0.0] | | TTE, TD | 1 of 2 will Receive Data bit 3 * 0 | | 104 | P2RXDV | I | TTL, PD | Port 2 MII Receive Data Valid | | 93 | P2COL | I | TTL, PD | Port 2 MII Collision input | | 92 | P2CRS | I | TTL, PD | Port 2 MII Carrier Sense | | 103 | P2RXCLK | I | TTL, PD | Port 2 MII Receive Clock Input | | 90 | P2TXCLK | I | TTL, PD | Port 2 MII Transmit Clock Input | | 96 | P2LINKF | 1 | TTL, PU | P2LINKF | | | | | | This pin will be used to input the Link Status of Port2 | | | | | | 1 <sub>B</sub> , Link Fail | | 95 | P2SPDTEN | I | TTL, PD | P2SPDTEN | | | | | | This pin will be used as Port 2 Speed Status input $1_{\rm B}$ , 10M | | 94 | P2DPHALF | I | TTL, PD | P2DPHALF | | | | | | This pin will be used as Port 2 Duplex Status input | | | | | | 1 <sub>B</sub> , Half Duplex | Table 6 Port 1 Alternative MII Port Interface (17 Pins) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|--------------------------------------|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 56 | P1TXD0<br>(PCS_P1RXD0)<br>/CHIPID[0] | I/O | TTL, PD,<br>8mA | Port 1 MII Transmit Data bit 0/Chip ID Bit 0 During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as CHIPID[0]. This pin will become PCS_P1RXD0 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. | | 55 | P1TXD1<br>(PCS_P1RXD1)<br>/CHIPID[1] | I/O | TTL, PD,<br>8mA | Port 1 MII Transmit Data bit 1/Chip ID Bit 1 During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as CHIPID[1]. This pin will become PCS_P1RXD1 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. | | 54 | P1TXD2<br>(PCS_P1RXD2)<br>/P1BUSMD0 | I/O | TTL, PU,<br>8mA | Port 1 MII Transmit Data bit 2/ Port 1 Bus Mode bit 0 During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as P1BUSMD0. This pin will become PCS_P1RXD2 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. P1BUSMD[1:0] Interface 00 <sub>B</sub> , MII (Power Down TX Phy) 01 <sub>B</sub> , RMII (Power Down TX Phy) 10 <sub>B</sub> , GPSI (Power Down TX Phy) 11 <sub>B</sub> , TP/FX (default) | | 53 | P1TXD3<br>(PCS_P1RXD3)<br>/P1BUSMD1 | I/O | TTL, PU,<br>8mA | Port 1 MII Transmit Data bit 3/ Port 1 Bus Mode bit 1 During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as P1BUSMD1. This pin will become PCS_P1RXD3 if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK. P1BUSMD[1:0] Interface 00 <sub>B</sub> , MII (Power Down TX Phy) 01 <sub>B</sub> , RMII (Power Down TX Phy) 10 <sub>B</sub> , GPSI (Power Down TX Phy) 11 <sub>B</sub> , TP/FX (default) | | 59 | P1TXEN<br>(PCS_P1RXDV) | I/O | TTL, PD,<br>8mA | Port 1 MII Transmit Enable This pin will become PCS_P1RXDV if P1BUSMD[1:0] is 11. Synchronous to the rising edge of TXCLK | | 83, 82, 81, 80 | P1RXD[3:0]<br>(PCS_P1TXD[3:<br>0]) | I | TTL, PD | Port 1 MII Receive Data bit 3 ~ 0 These pins will become PCS_P1TXD[3:0] if P1BUSMD[1:0] is 11 | | 60 | P1RXDV<br>(PCS_P1TXEN) | I | TTL, PD | Port 1 MII Receive Data Valid This pin will become PCS_P1TXEN if P1BUSMD[1:0] is 11 | | 111 | P1COL<br>(PCS_P1COL) | I/O | TTL, PD | Port 1 MII Collision input This pin will become PCS_P1COL if P1BUSMD[1:0] is 11 and becomes an output pin | Table 6 Port 1 Alternative MII Port Interface (17 Pins) (cont'd) | Pin or Ball No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------|------------------------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 112 | P1CRS<br>(PCS_P1CRS) | I/O | TTL, PD | Port 1 MII Carrier Sense This pin will become PCS_P1CRS if P1BUSMD[1:0] is 11 and becomes an output pin | | 61 | P1RXCLK<br>(PCS_P1RXCLK<br>) | I/O | TTL, PD | Port 1 MII Receive Clock Input This pin will become PCS_P1CRS if P1BUSMD[1:0] is 11 and becomes an output pin | | 58 | P1TXCLK<br>(PCS_P1TXCLK<br>) | I/O | TTL, PD | Port 1 MII Transmit clock Input This pin will become PCS_P1CRS if P1BUSMD[1:0] is 11 and becomes an output pin. | | 117 | P1LINKF | I | TTL, PU | Port 1 Link Fail Status This pin will be used to input the Link Status of Port1 if Port1 is not connected to internal PHY 1 <sub>B</sub> , Link Fail | | 120 | P1SPDTEN | I | TTL, PD | Port 1 Speed Status This pin will be used as Port 1 Speed Status input if Port1 is not connected to internal PHY 1 <sub>B</sub> , 10M | | 121 | P1DPHALF | I | TTL, PD | Port 1 Duplex Status This pin will be used as Port 2 Duplex Status input if Port1 is not connected to internal PHY 1 <sub>B</sub> , Half Duplex | ## Table 7 LED Interface (13 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|------------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 113 | LNKACT_0 | I/O | TTL<br>PD<br>8mA | PORT0 Link & Active LED/Link LED. If LEDMODE_0 is 1, this pin indicates both link status and RX/TX activity. When link status is LINK_UP, LNKACT_0 will be turned on. While PORT0 is receiving/transmitting data, LNKACT_0 will be off for 100ms and then on for 100ms. If LEDMODE_0 is 0, this pin only indicates RX/TX activity. | | | LED_DATA_0 | | | Port0 LED DATA | | | LEDMODE_0 | | | LED mode for LINK/ACT LED of PORT0. During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as LEDMODE_0. | Table 7 LED Interface (13 Pins) (cont'd) | Pin or | Name | Pin | Buffer | Function | |-------------|------------|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ball<br>No. | | Туре | Туре | | | 114 | LNKACT_1 | I/O | TTL<br>PD<br>8mA | PORT1 Link & Active LED/Link LED. If LEDMODE_2 is 1, this pin indicates both link status and RX/TX activity. When link status is LINK_UP, LNKACT_1 will be turned on. While PORT1 is receiving/transmitting data, LNKACT_1 will be off for 100ms and then on for 100ms. If LEDMODE_2 is 0, this pin only indicates RX/TX activity. | | | LED_DATA_1 | | | Port1 LED DATA | | | LEDMODE_1 | | | LED mode DUPLEX/COL LED of PORT0 & PORT1. During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as LEDMODE_1. If LEDMODE_1 is 1, DUPCOL[1:0] will display both duplex condition and collision status. If LEDMODE[1] is 0, only collision status will be displayed. | | 30 | LEDMODE_2 | I | TTL<br>PD | | | 124 | DUPCOL_0 | I/O | TTL<br>PD<br>8mA | PORT0 Duplex LED If LEDMODE_1 is 1, this pin indicates both duplex condition and collision status. When FULL_DUPLEX, this pin will be turned on for PORT0. When HALF_DUPLEX and no collision occurs, this pin will be turned off. When HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and then on for 100ms. If LEDMODE_1 is 0, this pin indicates collision status. When in HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and turns on for 100ms. | | | LED_COL_0 | | | Port0 Collision LED | | | DIS_LEARN | | | Disable Address Learning. During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as DIS_LEARN. If DIS_LEARN is 1, MAC address learning will be disabled. | | 125 | DUPCOL_1 | I/O | TTL<br>PU<br>8mA | PORT1 Duplex If LEDMODE_1 is 1, this pin indicates both duplex condition and collision status. When FULL_DUPLEX, this pin will be turned on for PORT1. When HALF_DUPLEX and no collision occurs, this pin will be turned off. When HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and then on for 100ms. If LEDMODE_1 is 0, this pin indicates collision status. When HALF_DUPLEX and a collision occurs, this pin will be off for 100ms and turns on for 100ms. | | | LED_COL_1 | | | Port1 Collision LED | | | EN_OAM | | | Enable Internal OAM Frame Processor. During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as EN_OAM. If EN_OAM is 0, the internal OAM engine will be disabled. | Table 7 LED Interface (13 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|---------------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 122 | LDSPD_0 | I/O | TTL<br>PU<br>8mA | PORT0 Speed LED Used to indicate speed status of PORT0. When operating in 100Mbps this pin is turned on, and when operating in 10Mbps this pin is off. | | | RDNT_EN | | | Enable Redundant Capability During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as RDNT_EN. If RDNT_EN is 0, "REDUNDANT" capability will be disabled. For TS1000 application this pin should have a value of 0. | | 123 | LDSPD_1 | I/O | TTL<br>PU<br>8mA | PORT1 Speed LED Used to indicate speed status of PORT1. When operating in 100Mbps this pin is turned on, and when operating in 10Mbps this pin is off. | | | LED_FIBER_SD | | | LED_FIBER_SD Used to indicate signal status of PORT1 when ADM6993F/FX is operating in converter mode. | | | SNP_EN | | | Enable Snooping Mode During power on reset, value will be latched by ADM6993F/FX at the rising edge of RESETL as SNP_EN. If SNP_EN is 0, "SNOOPING" capability will be disabled. | | 1, 128 | LED_LINK[1:0] | 0 | TTL<br>8mA | PORT[1:0] Link LED These pins indicate link status. When link status is LINK_UP, these pins will be turned on for relevant port. | | 3, 2 | LED_FULL[1:0] | 0 | TTL<br>8mA | PORT[1:0] Full Duplex LED These pins indicate current duplex condition of PORT0. When FULL_DUPLEX, these pins will be turned on for relevant port. When HALF_DUPLEX these pins will be turned off for relevant port. | | 4 | LED_LPBK | I/O | TTL<br>8mA | Loop Back Test LED While performing loop back test this pin is turned on. | | 5 | LED_WAN_FAIL | 0 | TTL<br>8mA | WAN Fail LED When receiving an OAM frame which has a S2 bit = 1, this pin is turned on. | ## Table 8 EEPROM Interface (4 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|------------|-------------|----------------|--------------------------------------------------------------| | 7 | EEDO | 1 | TTL | EEPROM Data Output | | | | | PU | Serial data input from EEPROM. This pin is internal pull-up. | | 12 | EECS/IFSEL | I/O | PD | EEPROM Chip Select | | | | | 4mA | This pin is active high chip enabled for EEPROM. When RESETL | | | | | | is low, it will be tristate. | Table 8 EEPROM Interface (4 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|----------|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------| | 11 | EECK/SDC | I/O | TTL<br>PU<br>4mA | Serial Clock This pin is the EEPROM clock source. When RESETL is low, it will be tristate. This pin is internal pull-up. | | 8 | EEDI | I/O | TTL<br>PU<br>4mA | <b>EEPROM Serial Data Input</b> This pin is the output for serial data transfer. When RESETL is low, it will be tristate. | #### Table 9 Configuration Interface (28 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|---------------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | P0_ANDIS P0_FORCEMD | I | TTL<br>PD | Auto-Negotiation Disable for PORT0 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable PO_FORCEMD If EEPROM register 6[8] is 1, this pin will be used to enable/disable Port0 emulated force mode 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 17 | P0_RECHALF | I | TTL<br>PD | Recommend Half Duplex Communication for PORT0 0 <sub>B</sub> F, Full 1 <sub>B</sub> H, Half | | 18 | P0_REC10 | I | TTL<br>PD | Recommend 10M for PORT0 0 <sub>B</sub> 100, 100M 1 <sub>B</sub> 10, 10M | | 19 | P0_FCDIS | I | TTL<br>PD | Flow Control Disable for PORT0 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 22 | P1_ANDIS | I | TTL<br>PD | Auto-Negotiation Disable for PORT1 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 23 | P1_RECHALF | I | TTL<br>PD | Recommend Half Duplex Communication for PORT1 0 <sub>B</sub> F, Full 1 <sub>B</sub> H, Half | | 24 | P1_REC10 | I | TTL<br>PD | Recommend 10M for PORT1 0 <sub>B</sub> 100, 100M 1 <sub>B</sub> 10, 10M | | 25 | P1_FCDIS | I | TTL<br>PD | Flow Control Disable for PORT1 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 63 | P2_FCDIS | I | TTL<br>PD | Flow Control Disable for PORT2 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | Table 9 Configuration Interface (28 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|----------------|-------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 67 | XOVEN | I | TTL<br>PD | Auto-MDIX Enable. 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 68 | P0_MDI | I | TTL<br>PU | MDI/MDIX Control for PORT0 This setting will be ignored if enable Auto-MDIX. 0 <sub>B</sub> MDIX, MDIX 1 <sub>B</sub> MDI, MDI | | 21, 20 | FTPR_MODE[1: 0 | I | TTL<br>PD | Fault Propagation Mode / Link Pass Through 00 <sub>B</sub> , FX fail -> UTP fail, UTP fail -> FX transmit OAM frame 01 <sub>B</sub> , FX fail -> UTP fail, UTP fail -> FX transmit FEFI 10 <sub>B</sub> R, Reserved 11 <sub>B</sub> D, Disable | | 99 | LPBK_P0 | 1 | TTL<br>PD | Enable Loop Back Test for PORT0 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 98 | LPBK_P1 | 1 | TTL<br>PD | Enable Loop Back Test for PORT1 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 97 | LPBK_P2 | 1 | TTL<br>PD | Enable Loop Back Test for PORT2 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 69 | PD_DETECT | I | TTL<br>PD | Power Failure Detected 0 <sub>B</sub> N, Normal 1 <sub>B</sub> TX, ADM6993F/FX will transmit an OAM frame to indicate power failure. | | 70 | INSERT | I | TTL<br>PD | Isolate TX portion of Internal OAM Engine to insert any frame from MII interface of PORT1 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 71 | MC_FAILURE | I | TTL<br>PD | Media Converter (MC) Failure Detected 0 <sub>B</sub> N, Normal 1 <sub>B</sub> TX, ADM6993F/FX will transmit an OAM frame to indicate MC failure. | | 72 | SFIELD_11 | I | TTL<br>PD | Bit 11 value of S Field in transmitted OAM frame | | 73 | SFIELD_12 | I | TTL<br>PD | Bit 12 value of S Field in transmitted OAM frame | | 74 | SFIELD_13 | I | TTL<br>PD | Bit 13 value of S Field in transmitted OAM frame | | 75 | SFIELD_14 | I | TTL<br>PD | Bit 14 value of S Field in transmitted OAM frame | | 76 | SFIELD_15 | I | TTL<br>PD | Bit 15 value of S Field in transmitted OAM frame | Table 9 Configuration Interface (28 Pins) (cont'd) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|------------------|-------------|----------------|-----------------------------------------------------------------------------------| | 101 | CHIP_DIS | I | TTL<br>PD | Chip Disable 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 100 | CAS_DIS | 0 | TTL<br>4mA | Disable Cascaded Chip 0 <sub>B</sub> D, Disable 1 <sub>B</sub> E, Enable | | 102 | LPT_DIS | I | TTL<br>PD | Link Pass Through Disable 0 <sub>B</sub> E, Enable 1 <sub>B</sub> D, Disable | | 29 | BYPASS_PAUS<br>E | 1 | TTL<br>PD | Bypass Frame The destination address is reserved IEEE MAC address 0 <sub>B</sub> | Table 10 Ground/Power Interface (27 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------------------|---------|-------------|----------------|-----------------------------------------------| | 42, 48 | GNDTR | GND, A | | Ground Used by AD receiver/transmitter block. | | 39, 51 | VCCA2 | PWR, A | | 2.5 V used for Analogue block | | 45 | VCCAD | PWR, A | | 3.3 V used for TX line driver | | 36 | GNDBIAS | GND, A | | Ground Used by digital substrate | | 38 | VCCBIAS | PWR, A | | 3.3 V used for bios block | | 33 | GNDPLL | GND, A | | Ground used by PLL | | 32 | VCCPLL | PWR, A | | 2.5 V used for PLL | | 13, 52,<br>64, 89,<br>109,<br>110 | GNDIK | GND, D | | Ground used by digital core and pre-driver | | 9, 10,<br>57, 91,<br>115,<br>116 | VCCIK | PWR, D | | 2.5 V used for digital core and pre-driver | | 77,<br>118,<br>119 | GNDO | GND, D | | Ground used by digital pad | | 79,<br>126,<br>127 | VCC3O | PWR, D | | 3.3 V used for digital pad. | Table 11 Miscellaneous (14 Pins) | Pin or<br>Ball<br>No. | Name | Pin<br>Type | Buffer<br>Type | Function | |-----------------------|---------|-------------|------------------|-------------------------------------------------------------------------------------------------------------------| | 6 | INT# | 0 | TTL<br>OD<br>4mA | Interrupt This pin will be used to interrupt external management device. This is a low active and open drain pin. | | 15 | SDIO | I/O | TTL<br>PU<br>8mA | Serial Management Data This pin is in/out to PHY. When RESETL is low, this pin will be tristate. | | 14 | SDC | I | TTL<br>8mA | Serial Management Data Clock | | 78 | CKO25M | 0 | TTL<br>PU<br>8mA | 50M output for RMII and 25M Clock output for others | | 34 | CONTROL | AO | | FET Control Signal The pin is used to control FET for 3.3 V to 2.5 V regulator. | | 37 | RTX | Α | | TX Resistor | | 35 | VREF | Α | | Analog Power Failure Detected | | 26 | RC | I | TTL<br>ST | RC Input for Power On Reset ADM6993F/FX sample pin RC as RESETL with the clock input from pin XI. | | 27 | XI | Al | | 25M Crystal Input 25M Crystal Input. Variation is limited to +/- 50ppm. | | 28 | хо | AO | | 25M Crystal Output When connected to oscillator, this pin should left unconnected. | | 31, 62,<br>65, 66 | NC | | | No Connection | ## 3 Function Description The ADM6993F/FX integrates a two 100Base-X physical layer device (PHY), two complete 10BaseT modules, a three-port 10/100 switch controller and memory into a single chip for both 10Mbps and 100 Mbps Ethernet switch operations. It also supports 100Base-FX operations through external fiber-optic transceivers. The device is capable of operating in either Full-Duplex or Half-Duplex mode in both 10 Mbps and 100 Mbps operations. Operation modes can be selected by hardware configuration pins, software settings of management registers, or determined by the on-chip auto negotiation logic. The ADM6993F/FX consists of four major blocks: - OAM Engine - 10/100M PHY Block - Switch Controller Block - Built-in 6Kx64 SSRAM #### 3.1 OAM Engine An OAM packet is used for exchanging the status between two end points of a fiber line. An OAM packet is not in the Ethernet packet format. The ADM6993F/FX supports OAM packets which follow TS-1000 standard Version 1. The OAM processor module locates between the MAC and fiber PHY. It's in charge of OAM packet transmission and reception. In transmission, it inserts the OAM packet in MII traffic, leaving a 96 bit-time gap between packets. If an OAM packet insertion request occurs when fiber port (port 1) is transmitting an user frame, the OAM processor will interrupt the user frame and insert the OAM packet. When receiving, the OAM processor module can detect the OAM packet from MII traffic. If the received packet is identified as an OAM packet, this packet will not be passed to the MAC. #### 3.2 10/100M PHY Block The 100Base-X section of the device implements the following functional blocks: - 100Base-X physical coding sub-layer (PCS) - 100Base-X physical medium attachment (PMA) - 100Base-X physical medium dependent (PMD) The 10Base-T section of the device implements the following functional blocks: - 10Base-T physical layer signaling (PLS) - 10Base-T physical medium attachment (PMA) The 100Base-X and 10Base-T sections share the following functional blocks: - · Clock synthesizer module - MII Registers - IEEE 802.3u auto negotiation The interfaces used for the communication between the PHY block and switch core is a MII interface. An Auto MDIX function is supported. This function can be Enabled/Disabled using the hardware pin. A digital approach for the integrated PHY of the ADM6993F/FX has been adopted. Data Sheet 22 Rev. 1.21, 2005-11-28 #### 3.3 Auto Negotiation and Speed Configuration ### 3.3.1 Auto Negotiation The Auto Negotiation function provides a mechanism for exchanging configuration information between two ends of a link segment and automatically selecting the highest performance mode of operations supported by both devices. Fast Link Pulse (FLP) Bursts provide the signaling used to communicate auto negotiation abilities between two devices at each end of a link segment. For further details regarding auto negotiation, refer to Clause 28 of the IEEE 802.3u specification. The ADM6993F/FX supports four different Ethernet protocols, so the inclusion of auto negotiation ensures that the highest performance protocol will be selected based on the ability of the link partner. The auto negotiation function within the ADM6993F/FX can be controlled either by internal register access or by the use of configuration pins. If disabled, auto negotiation will not occur until software enables bit 12 in MII Register 0. If auto negotiation is enabled, the negotiation process will commence immediately. When auto negotiation is enabled, the ADM6993F/FX transmits the abilities programmed into the auto negotiation advertisement register at address $04_{\rm H}$ via FLP bursts. Any combination of 10 Mbps, 100 Mbps, half duplex, and full duplex modes may be selected. Auto negotiation controls the exchange of configuration information. Upon successfully auto negotiating, the abilities reported by the link partner are stored in the auto negotiation link partner ability register at address $05_{\rm H}$ . The contents of the "auto negotiation link partner ability register" are used to automatically configure the highest performance protocol between the local and far-end nodes. Software can determine which mode has been configured by auto negotiation, by comparing the contents of register 04<sub>H</sub> and 05<sub>H</sub> and then selecting the technology whose bit is set in both registers of highest priority relative to the following list: - 1. 100Base-TX full duplex (highest priority) - 2. 100Base-TX half duplex - 3. 10Base-T full duplex - 4. 10Base-T half duplex (lowest priority) The basic mode control register at address $0_H$ controls the enabling, disabling and restarting of the auto negotiation function. When auto negotiation is disabled, the speed selection bit (bit 13) controls switching between 10 Mbps or 100 Mbps operation, while the duplex mode bit (bit 8) controls switching between full duplex operation and half duplex operation. The speed selection and duplex mode bits have no effect on the mode of operations when the auto negotiation enable bit (bit 12) is set. The basic mode status register at address 1<sub>H</sub> indicates the set of available abilities for technology types (bit 15 to bit 11), auto negotiation ability (bit 3), and extended register capability (bit 0). These bits are hardwired to indicate the full functionality of the ADM6993F/FX. The BMSR also provides status on: - Whether auto negotiation is complete (bit 5) - Whether the Link Partner is advertising that a remote fault has occurred (bit 4) - Whether a valid link has been established (bit 2) The auto negotiation advertisement register at address $4_H$ indicates the auto negotiation abilities to be advertised by the ADM6993F/FX. All available abilities are transmitted by default, but writing to this register or configuring external pins can suppress any ability. The auto negotiation link partner ability register at address $05_H$ indicates the abilities of the Link Partner as indicated by auto negotiation communication. The contents of this register are considered valid when the auto negotiation complete bit (bit 5, register address $1_H$ ) is set. #### 3.3.2 Speed Configuration The twelve sets of four pins listed in Table 12 configure the speed capability of each channel of the ADM6993F/FX. The logic states of these pins are latched into the advertisement register (register address $4_H$ ) for Data Sheet 23 Rev. 1.21, 2005-11-28 auto negotiation purpose. These pins are also used for evaluating the default value in the base mode control register (register $0_H$ ) according to **Table 12**. In order to make these pins with the same Read/Write priority as software, they should be programmed to 11111111<sub>B</sub> in case a user wishes to update the advertisement register through software. Table 12 Speed Configuration | Advertis<br>e all | Advertis<br>e single | Paralle<br>I detect | Auto<br>Negoti- | Speed<br>(Pin & | Duplex<br>(Pin & | Auto<br>Negot | _ | ertis<br>abil | | | | allel<br>pabili | | ct | |-------------------|----------------------|------------------------|----------------------------|-----------------|------------------|---------------|----------|---------------|---------|---------|----------|-----------------|---------|---------| | capabilit<br>y | capabili<br>ty | follow<br>IEEE<br>std. | ation<br>(Pin &<br>EEPROM) | EEPROM<br>) | EEPROM<br>) | iation | 10<br>0F | 10<br>0H | 10<br>F | 10<br>H | 10<br>0F | 10<br>0H | 10<br>F | 10<br>H | | 1 | 0 | 0 | 1 | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 1 | 0 | 1 | 1 | X | X | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 0 | 1 | X | X | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 1 | 1 | 1 | 1 | X | X | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | X | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 0 | 1 | X | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 0 | X | X | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | X | X | X | 0 | 1 | 1 | 0 | 1 | | | | | | | | | X | X | X | 0 | 1 | 0 | 0 | | 1 | | | | | | | | X | X | X | 0 | 0 | 1 | 0 | _ | _ | 1 | _ | _ | _ | _ | _ | | X | X | X | 0 | 0 | 0 | 0 | _ | _ | _ | 1 | _ | _ | _ | _ | #### 3.4 Switch Functional Description The ADM6993F/FX uses a "store & forward" switching approach for the following reason: Store & forward switches allow switching between different speed media (e.g. 10BaseX and 100BaseX). Such switches require the large elastic buffer especially bridging between a server on a 100Mbps network and clients on a 10Mbps segment. Store & forward switches improve overall network performance by acting as a "network cache" Store & forward switches prevent the forwarding of corrupted packets by the frame check sequence (FCS) before forwarding to the destination port. #### 3.4.1 Basic Operation The ADM6993F/FX receives incoming packets from one of its ports, searches in the Address Table for the Destination MAC Address and then forwards the packet to the other port within the same VLAN group, if appropriate. If the destination address is not found in the address table, the ADM6993F/FX treats the packet as a broadcast packet and forwards the packet to the other ports which are in the same VLAN group. The ADM6993F/FX automatically learns the port number of attached network devices by examining the Source MAC Address of all incoming packets at wire speed. If the Source Address is not found in the Address Table, the device adds it to the table. #### 3.4.2 Address Learning The ADM6993F/FX uses a hash algorithm to learn the MAC address and can learn up to 2K MAC addresses. An Address is stored in the Address Table. The ADM6993F/FX searches for the Source Address (SA) of an incoming packet in the Address Table and acts as below: If the SA was not found in the Address Table (a new address), the ADM6993F/FX waits until the end of the packet (non-error packet) and updates the Address Table. If the SA was found in the Address Table, then aging value of each corresponding entry will be reset to 0. When the DA is PAUSE command, then the learning process will be disabled automatically by ADM6993F/FX. ### 3.4.3 Address Recognition and Packet Forwarding The ADM6993F/FX forwards the incoming packets between bridged ports according to the Destination Address (DA) as below. All the packet forwarding will check VLAN first. A forwarding port must be within the same VLAN as the source port. - 1. If the DA is an UNICAST address and the address was found in the Address Table, the ADM6993F/FX will check the port number and acts as follows: - a) If the port number is equal to the port on which the packet was received, the packet is discarded. - b) If the port number is different, the packet is forwarded across the bridge. - 2. If the DA is an UNICAST address and the address was not found, the ADM6993F/FX treats it as a multicast packet and forwards it across the bridge. - 3. If the DA is a Multicast address, the packet is forwarded across the bridge. - 4. If the DA is PAUSE Command (01-80-C2-00-00-01), then this packet will be dropped by ADM6993F/FX. ADM6993F/FX can issue and learn PAUSE command. - 5. ADM6993F/FX will forward the packet with DA of (01-80-C2-00-00-00), filter out the packet with DA of (01-80-C2-00-00-01), and forward the packet with DA of (01-80-C2-00-00-02 $\sim$ 01-80-C2-00-00-0F) decided by EEPROM Reg.7<sub>H</sub>. #### 3.4.4 Address Aging Address aging is supported for topology changes such as an address moving from one port to the other. When this happens, the ADM6993F/FX internally has a 300 seconds timer and will aged out (remove) the address from the address table. Aging function can be enabled/disabled by user. Normally, disabling aging function is for security purpose. #### 3.4.5 Buffers and Queues The ADM6993F/FX incorporates transmitted queues and the receiving buffer area for the three ETHERNET ports. The receiving buffers as well as the transmitted queues are located within the ADM6993F/FX along with the switch fabric. The buffers are divided into 192 blocks of 256 bytes each. The queues of each port are managed according to each port's read/write pointer. #### 3.4.6 Back off Algorithm The ADM6993F/FX implements the truncated exponential back off algorithm compliant to the IEEE802.3 CSMA/CD standard. ADM6993F/FX will restart the back off algorithm by choosing 0-9 collision counts. The ADM6993F/FX resets the collision counter after 16 consecutive retransmit trials. Data Sheet 25 Rev. 1.21, 2005-11-28 ## 3.4.7 Inter-Packet Gap (IPG) IPG is the idle time between any two successive packets from the same port. The typical number is 96-bits time. The value is $9.6\mu s$ for 10Mbps ETHERNET, and 960ns for 100Mbps fast ETHERNET. ADM6993F/FX provides the option of a 92-bit gap in EEPROM to prevent packet lost when Flow Control is turned off and clock P.P.M. value differs. #### 3.4.8 Illegal Frames The ADM6993F/FX will discard all illegal frames such as small packets (less than 64 bytes), oversized packets (greater than 1518 or 1522 bytes) and bad CRCs. Dribbling packing with good CRC value will be accepted by ADM6993F/FX. In case of bypass mode is enabled, ADM6993F/FX will support tagged packets up to 1522 bytes, and untagged packet with size up to 1518 bytes. In case of non-bypass mode, ADM6993F/FX will support tagged packets up to 1522bytes, and untagged packets up to 1518bytes. #### 3.4.9 Half Duplex Flow Control Back Pressure function is supported for half-duplex operation. When the ADM6993F/FX cannot allocate a receiving buffer for an incoming packet (buffer full), the device will transmit a jam pattern on the port, thus forcing a collision. Back Pressure is enabled by the BPEN set during RESET asserting. An Infineon-ADMtek Co Ltd proprietary algorithm is implemented inside the ADM6993F/FX to prevent back pressure function causing HUB partitioned under heavy traffic environment and reduce the packet lost rate to increase the whole system performance. ### 3.4.10 Full Duplex Flow Control When full duplex port runs out of its receiving buffer, a PAUSE packet command will be issued by ADM6993F/FX to notice the packet sender to pause the transmission. This frame based flow control is totally compliant to IEEE 802.3x. ADM6993F/FX can issue or receive pause packet. #### 3.4.11 Broadcast Storm Filter If Broadcast Storming filter is enable, the broadcast packets over the rising threshold within 50 ms will be discarded by the threshold setting. See EEPROM Reg.10<sub>H</sub>. Broadcast storm mode after initial: Time interval: 50 ms The max. packet number = 7490 in 100Base, 749 in 10Base Table 13 Port Rising/Falling Threshold | | 00 | 01 | 10 | 11 | |---------------|---------|-----|-----|-----| | All 100TX | Disable | 10% | 20% | 40% | | Not All 100TX | Disable | 1% | 2% | 4% | | Per Port Falling Threshold | | | | | |----------------------------|---------|------|-----|-----| | | 00 | 01 | 10 | 11 | | All 100TX | Disable | 5% | 10% | 20% | | Not All 100TX | Disable | 0.5% | 1% | 2% | Table 14 Drop Scheme for each queue | Drop Scheme for each queue | | | | | |----------------------------|----|-----|-----|-----| | Discard Mode | 00 | 01 | 10 | 11 | | Utilization | | | | | | 00 | 0% | 0% | 0% | 0% | | 01 | 0% | 0% | 25% | 50% | | 11 | 0% | 25% | 50% | 75% | #### 3.4.12 Auto TP MDIX Function At normal application which Switch connects to NIC card is by one by one TP cable. If Switch connects other devices such as another Switch must be by two way. The first one is Cross Over TP cable. The second way is to use extra RJ45 which crosses over internal TX+- and RX+- signals. By the second way customers can use one by one cable to connect two Switch devices. All these efforts causes extra costs and are no good solutions. ADM6993F/FX provides Auto MDIX function which can adjust TX+- and RX+- at correct pin. Users can use one by one cable between ADM6993F/FX and other devices either switches or NICs. #### 3.5 Converter Functional Description #### 3.5.1 Fault Propagation The ADM6993F/FX Media Converter incorporates a Fault Propagation feature, which allows indirect sensing of a Fiber Link Loss via the 10/100Base-TX UTP connection. Whenever the ADM6993F/FX Media Converter detects a Link Loss condition on the Receive fiber (Fiber LNK OFF), it disables its UTP link pulse so that a Link Loss condition will be sensed on the UTP port to which the ADM6993F/FX Media Converter is connected. This link loss can then be sensed and reported by a Network Management agent in the remote UTP port's host equipment. This feature will affect the ADM6993F/FX UTP LNK LED. The ADM6993F/FX Media Converter also incorporates a Far End Fault feature, which allows the stations on both ends of a pairs of fibers to be informed when there is a problem with one of the fibers. Without Far End Fault, it is impossible for a fiber interface to detect a problem that affects only its Transmitting fiber. When Far End Fault is supported and enabled, a loss of received signal (link) will cause the transmitter to generate a Far End Fault pattern in order to inform the device at the far end of the fiber pair that a fault has occurred. Unless Fiber Link Loss occurred, if the UTP port link fail, the ADM6993F/FX Media Converter will also generate a Far End Fault pattern in order to inform the device at the far end of the fiber pair that a fault has occurred. #### 3.5.2 Redundant Link The ADM6993F/FX Media Converter incorporates a Redundant Link feature, which allows designing a cost-effective Redundant TX FX Media Converter to provide a more reliable fiber link. At converter mode (FXMODE[1:0]=10 and RDNT\_EN=1), pin CAS\_DIS of primary ADM6993F/FX connects to pin CHIP\_DIS of secondary ADM6993F/FX. - While FX port works well, pin CAS DIS will output "1" to disable 2<sup>nd</sup> ADM6993F/FX - While FX fiber link loss or the remote fault detection happens, pin CAS\_DIS will output "0" to enable 2<sup>nd</sup> ADM6993F/FX. - While ADM6993F/FX disables, TX port will become Hi-Z state. ## 3.5.3 Loop-Back mode The ADM6993F/FX Media Converter incorporates a Loop-Back mode, which allows users or ISP to diagnose the local or the remote network equipment. The loop-back is used to check the operation of the switch and ensure the device's connection on the media side. - While LPBK\_P0=1, the received data from Port 1/Port 2 will be routed through the receiving path back to the transmitting path on Port 0 MII interface (between switch core and embedded port 0 PHY). - While LPBK\_P1=1, the received data from Port 0/Port 2 will be routed through the receiving path back to the transmitting path on Port 1 MII interface (between switch core and embedded port 1 PHY). - While LPBK\_P2=1, the received data from Port 0/Port 1 will be routed through the receiving path back to the transmitting path on Port 2 MII interface. Note: The address learning, packet filter, CRC check, length check and loop-back function are not performed in snooping mode. ## 3.5.4 Snooping mode The ADM6993F/FX Media Converter incorporates a Snooping mode, which allows packets perform cut-through between TX<--->FX while both TX and FX ports operate on 100M Full mode. On snooping mode, the packets will not enter the switch core to perform store and forward mechanisms. - While SNP\_EN=1, the ADM6993F/FX TX FX Media Converter will act TX<-->FX bridge while both TX and FX ports operate on 100M mode. - While SNP\_EN=0, the ADM6993F/FX TX FX Media Converter will force all packets to enter the switch core to perform store and forward mechanisms. #### 3.5.5 Fiber\_SD LED The ADM6993F/FX Media Converter provides a Fiber\_SD LED on original LDSPD[1] pin. Fiber\_SD is used to indicate the signal status of the fiber port. #### 3.6 Serial Management Interface (SMI) Register Access The SMI consists of two pins, management data clock (SDC) and management data input/output (SDIO). The ADM6993F/FX is designed to support an SDC frequency up to 25 MHz. The SDIO line is bi-directional and may be shared with other devices. The SDIO pin requires a $1.5 \, \mathrm{K}\Omega$ pull-up which will pull SDIO to a logic "1" state during idle and turn around periods. ADM6993F/FX requires a single initialization sequence of 35 bits of preamble following power-up/hardware reset. The first 35 bits are preamble consisting of 35 contiguous logic "1" bits on SDIO and 35 corresponding cycles on SDC. Following preamble, the start-of-frame field is indicated by a <01> pattern. The next field signals the operation code (OP): <10> indicates read from management register operation, and <01> indicates write to management register operation. The next field is management register address. It is 10 bits wide and the most significant bit is transferred first. Table 15 SMI Read/Write Command Format | Operation | Preamble | SFD | OP | CHIPID[1:0] | Unused | Register<br>Address | TA | Data | |-----------|----------|-----|----|---------------|--------|---------------------|----|-----------------------| | Read | 35"1"s | 01 | 10 | 2 bits CHIPID | 00 | 6 bits Address | Z0 | 32 bits Data<br>Read | | Write | 35"1"s | 01 | 01 | 2 bits CHIPID | 00 | 6 bits Address | 10 | 32 bits Data<br>Write | Data Sheet 28 Rev. 1.21, 2005-11-28 During Read operation, a 2-bit turn around (TA) time spacing between the register address field and data field is provided for the SDIO to avoid contention. Following the turnaround time, a 32-bit data stream is read from or written into the management registers of the ADM6993F/FX. Figure 3 SMI Read Operation Figure 4 SMI Write Operation #### 3.6.1 Preamble Suppression The SMI of ADM6993F/FX supports a preamble suppression mode. If the station management entity (i.e. MAC or other management controller) determines that all devices which are connected to the same SDC/SDIO in the system support preamble suppression, then the station management entity needs not to generate preamble for each management transaction. The ADM6993F/FX requires a single initialization sequence of 35 bits of preamble following power-up/hardware reset. This requirement is generally met by pulling-up the resistor of SDIO. While the ADM6993F/FX will respond to management accesses without preamble, a minimum of one idle bit between management transactions is required. When ADM6993F/FX detects that there is an address matched, then it will enable Read/Write capability for external access. When an address is mismatched, then ADM6993F/FX will tri-state the SDIO pin. ### 3.6.2 Read EEPROM Register via SMI Register The following 2 steps are for reading the data of EEPROM Register via SMI Interface. Write the address of the desired EEPROM Register and READ command to SMI Register 04<sub>H</sub> CMD ADDRESS DATA Read ADM6993F/FX Internal EEPROM mapping Reg.1<sub>H</sub>. Read SMI Register 04. The data of desired EEPROM Register will be in bit [15:0]. EX. <35"1"s><01><10><00000><10011><z0><<u>000</u> <u>0000000</u> <u>000000</u> 0001000001001111> CMD ADDRESS DATA Get ADM6993F/FX Internal EEPROM mapping Reg.1<sub>H</sub>. value 820f. ## 3.6.3 Write EEPROM Register via SMI Register To write data into desired EEPROM Register, write the address of the EEPROM Register. EX. <35"1"s><01><01><00000><00100><10><<u>001</u> <u>0000000</u> <u>000001</u> <u>0001000001000000></u> CMD ADDRESS DATA Write ADM6993F/FX Internal EEPROM mapping Reg.1<sub>H</sub>. with value 820f. #### 3.7 Reset Operation The ADM6993F/FX can be reset either by hardware or software. A hardware reset is accomplished by applying a negative pulse, with the duration of at least 100 ms to the RC pin of the ADM6993F/FX during normal operation to guarantee internal SSRAM is reset well. Hardware reset operation samples the pins and initializes all registers to their default values. This process includes re-evaluation of all hardware configurable registers. A hardware reset affects all embedded PHYs in the device. Software reset can reset all embedded PHYs and it does not latch the external pins nor reset the registers to their respective default value. This can be achieved by writing FF to EEPROM Reg.3F<sub>H</sub>. Logic levels on several I/O pins are detected during a hardware reset to determine the initial functionality of ADM6993F/FX. Some of these pins are used as output ports after reset operation. Care must be taken to ensure that the configuration setup will not interfere with normal operations. Dedicated configuration pins can be tied to VCC or Ground directly. Configuration pins multiplexed with logic level output functions should be either weakly pulled up or weakly pulled down through external resistors. #### 3.7.1 Write EEPROM Register via EEPROM Interface To write data into desired EEPROM Register via EEPROM interface: If external EEPROM 93C46 or 93C66 exists, any WRITE programming instructions after EWEN instruction is executed can be updated effectively on EEPROM content and ADM6993F/FX internal mapping register at the same time. If no external EEPROM exists, EECS/EECK/EEDI must be kept tri-state at least 100ms after hardware reset. Any WRITE programming instructions after EWEN instruction is executed can be updated effectively on ADM6993F/FX internal mapping register. Please notice that ADM6993F/FX can only identify 93C66-programming instructions if no external EEPROM. Data Sheet 30 Rev. 1.21, 2005-11-28 # 4 Registers Description This chapter describes EEPROM Registers. ## 4.1 EEPROM Registers Table 16 EEPROM Register Map | Register | Bit 15-8 | Bit 7-0 | Default Value | | | | |-----------------|-------------------------------|---------------------------------------|-------------------|--|--|--| | 00 <sub>H</sub> | Signature | | 4154 <sub>H</sub> | | | | | 01 <sub>H</sub> | Port 0 Configuration | 802F <sub>H</sub> | | | | | | 02 <sub>H</sub> | Port 1 Configuration | | 802F <sub>H</sub> | | | | | 03 <sub>H</sub> | Port 2 Configuration | | 802F <sub>H</sub> | | | | | 04 <sub>H</sub> | TOS priority Map Low | VLAN priority Map Low | F0F0 <sub>H</sub> | | | | | 05 <sub>H</sub> | Miscellaneous Configuration 0 | | C0 | | | | | 06 <sub>H</sub> | Miscellaneous Configuration 1 | | 82E8 <sub>H</sub> | | | | | 07 <sub>H</sub> | Miscellaneous Configuration 2 | | 1480 | | | | | 08 <sub>H</sub> | Port 2 To Port<br>Map | Port 1 To Port Port 0 To Port Map Map | 777 <sub>H</sub> | | | | | )9 <sub>H</sub> | Filter Control Register 1 | Filter Control Register 0 | 0 <sub>H</sub> | | | | | 0A <sub>H</sub> | Filter Control Register 3 | Filter Control Register 2 | 0 <sub>H</sub> | | | | | 0B <sub>H</sub> | Filter Control Register 5 | Filter Control Register 4 | 0 <sub>H</sub> | | | | | 0C <sub>H</sub> | Filter Control Register 7 | Filter Control Register 6 | 0 <sub>H</sub> | | | | | 0D <sub>H</sub> | Filter Control Register 9 | Filter Control Register 8 | 0 <sub>H</sub> | | | | | 0E <sub>H</sub> | Filter Control Register 11 | Filter Control Register 10 | 0 <sub>H</sub> | | | | | 0F <sub>H</sub> | Filter Control Register 13 | Filter Control Register 12 | 0 <sub>H</sub> | | | | | 10 <sub>H</sub> | Filter Control Register 15 | Filter Control Register 14 | 0 <sub>H</sub> | | | | | 11 <sub>H</sub> | Filter Type Register 0 | 0 <sub>H</sub> | | | | | | 12 <sub>H</sub> | Filter Type Register 1 | Filter Type Register 1 | | | | | | 13 <sub>H</sub> | Filter Register 0 | | 0 <sub>H</sub> | | | | | 14 <sub>H</sub> | Filter Register 1 | | 0 <sub>H</sub> | | | | | 15 <sub>H</sub> | Filter Register 2 | | 0 <sub>H</sub> | | | | | 16 <sub>H</sub> | Filter Register 3 | | 0 <sub>H</sub> | | | | | 17 <sub>H</sub> | Filter Register 4 | | 0 <sub>H</sub> | | | | | 18 <sub>H</sub> | Filter Register 5 | | 0 <sub>H</sub> | | | | | 19 <sub>H</sub> | Filter Register 6 | | 0 <sub>H</sub> | | | | | 1A <sub>H</sub> | Filter Register 7 | | 0 <sub>H</sub> | | | | | 1B <sub>H</sub> | Filter Register 8 | 0 <sub>H</sub> | | | | | | 1C <sub>H</sub> | Filter Register 9 | 0 <sub>H</sub> | | | | | | 1D <sub>H</sub> | Filter Register 10 | 0 <sub>H</sub> | | | | | | 1E <sub>H</sub> | Filter Register 11 | | 0 <sub>H</sub> | | | | | 1F <sub>H</sub> | Filter Register 12 | | 0 <sub>H</sub> | | | | | 20 <sub>H</sub> | Filter Register 13 | | 0 <sub>H</sub> | | | | | 21 <sub>H</sub> | Filter Register 14 | | 0 <sub>H</sub> | | | | Data Sheet 31 Rev. 1.21, 2005-11-28 Table 16 EEPROM Register Map (cont'd) | Register | Bit 15-8 Bit 7-0 | | <b>Default Value</b> | |-----------------|-------------------------------|---------------------|----------------------| | 22 <sub>H</sub> | Filter Register 15 | | 0 <sub>H</sub> | | 23 <sub>H</sub> | PVID and PCID MASK of Port 0 | 1 <sub>H</sub> | | | 24 <sub>H</sub> | PVID and PCID MASK of Port 0 | | 0 <sub>H</sub> | | 25 <sub>H</sub> | PVID and PCID MASK of Port 1 | | 1 <sub>H</sub> | | 26 <sub>H</sub> | PVID and PCID MASK of Port 1 | | 0 <sub>H</sub> | | 27 <sub>H</sub> | PVID and PCID MASK of Port 2 | | 1 <sub>H</sub> | | 28 <sub>H</sub> | PVID and PCID MASK of Port 2 | | 0 <sub>H</sub> | | 29 <sub>H</sub> | Tag Rule 0 | | F000 <sub>H</sub> | | 2A <sub>H</sub> | Tag Rule 0 | | 00FF <sub>H</sub> | | 2B <sub>H</sub> | Tag Rule 1 | | F000 <sub>H</sub> | | 2C <sub>H</sub> | Tag Rule 1 | | 00FF <sub>H</sub> | | 2D <sub>H</sub> | Tag Rule 2 | | F000 <sub>H</sub> | | 2E <sub>H</sub> | Tag Rule 2 | | 00FF <sub>H</sub> | | 2F <sub>H</sub> | Tag Rule 3 | | F000 <sub>H</sub> | | 30 <sub>H</sub> | Tag Rule 3 | | 00FF <sub>H</sub> | | 31 <sub>H</sub> | Tag Rule 4 | | F000 <sub>H</sub> | | 32 <sub>H</sub> | Tag Rule 4 | | 00FF <sub>H</sub> | | 33 <sub>H</sub> | Tag Rule 5 | | F000 <sub>H</sub> | | 34 <sub>H</sub> | Tag Rule 5 | | 00FF <sub>H</sub> | | 35 <sub>H</sub> | Tag Rule 6 | | F000 <sub>H</sub> | | 36 <sub>H</sub> | Tag Rule 6 | | 00FF <sub>H</sub> | | 37 <sub>H</sub> | Tag Rule 7 | F000 <sub>H</sub> | | | 38 <sub>H</sub> | Tag Rule 7 | 00FF <sub>H</sub> | | | 39 <sub>H</sub> | Miscellaneous Configuration 2 | 0000 <sub>H</sub> | | | 3A <sub>H</sub> | Vendor Code[15:0] | | 0000 <sub>H</sub> | | 3B <sub>H</sub> | Model Number [7:0] | Vendor Code [23:16] | 0000 <sub>H</sub> | | 3C <sub>H</sub> | Vendor Code[23:8] | | 0000 <sub>H</sub> | ## 4.2 **EEPROM Register Descriptions** Table 17 Registers Address SpaceRegisters Address Space | Module | Base Address | End Address | Note | |--------|---------------------|-------------------|------| | EEPROM | ? 0000 <sub>H</sub> | ???? <sub>H</sub> | | ## Table 18 Registers Overview | Register Short Name | Register Long Name | Offset Address | Page Number | |---------------------|----------------------------------------|-----------------|-------------| | SR | Signature Register | 00 <sub>H</sub> | 35 | | PCR_0 | Port Configuration Register 0 | 01 <sub>H</sub> | 35 | | PCR_1 | Port Configuration Register 1 | 02 <sub>H</sub> | 36 | | PCR_2 | Port Configuration Register 2 | 03 <sub>H</sub> | 37 | | VLAN_TOS_PMR | VLAN(TOS) Priority Map Register | 04 <sub>H</sub> | 38 | | MC_0 | Miscellaneous Configuration 0 | 05 <sub>H</sub> | 39 | | MCR_1 | Miscellaneous Configuration Register 1 | 06 <sub>H</sub> | 40 | | MCR_2 | Miscellaneous Configuration Register 2 | 07 <sub>H</sub> | 41 | | PBVLAN_MR | Port Base VLAN port Map Register | 08 <sub>H</sub> | 41 | | PCFC_1_0 | Packet Filter Control Register 1 and 0 | 09 <sub>H</sub> | 43 | | TFTR_0 | Filter Type Register 0 | 11 <sub>H</sub> | 44 | | TFTR_1 | Filter Type Register 1 | 12 <sub>H</sub> | 44 | | FR_0 | Filter Register 0 | 13 <sub>H</sub> | 45 | | FR_1 | Filter Register 1 | 14 <sub>H</sub> | 45 | | FR_2 | Filter Register 2 | 15 <sub>H</sub> | 45 | | FR_3 | Filter Register 3 | 16 <sub>H</sub> | 45 | | FR_4 | Filter Register 4 | 17 <sub>H</sub> | 45 | | FR_5 | Filter Register 5 | 18 <sub>H</sub> | 45 | | FR_6 | Filter Register 6 | 19 <sub>H</sub> | 45 | | FR_7 | Filter Register 7 | 1A <sub>H</sub> | 45 | | FR_8 | Filter Register 8 | 1B <sub>H</sub> | 45 | | FR_9 | Filter Register 9 | 1C <sub>H</sub> | 45 | | FR_10 | Filter Register 10 | 1D <sub>H</sub> | 45 | | FR_11 | Filter Register 11 | 1E <sub>H</sub> | 45 | | FR_12 | Filter Register 12 | 1F <sub>H</sub> | 45 | | FR_13 | Filter Register 13 | 20 <sub>H</sub> | 45 | | FR_14 | Filter Register 14 | 21 <sub>H</sub> | 45 | | FR_15 | Filter Register 15 | 22 <sub>H</sub> | 45 | | PB_ID_0_0 | Port Base VLAN ID and Mask 0 of Port 0 | 23 <sub>H</sub> | 46 | | PB_ID_1_0 | Port Base VLAN ID and Mask 1 of Port 0 | 24 <sub>H</sub> | 46 | | PB_ID_0_1 | Port Base VLAN ID and Mask 0 of Port 1 | 25 <sub>H</sub> | 47 | | PB_ID_1_1 | Port Base VLAN ID and Mask 1 of Port 1 | 26 <sub>H</sub> | 47 | | PB_ID_0_2 | Port Base VLAN ID and Mask 0 of Port 2 | 27 <sub>H</sub> | 48 | | PB_ID_1_2 | Port Base VLAN ID and Mask 1 of Port 2 | 28 <sub>H</sub> | 48 | Table 18 Registers Overview (cont'd) | Register Short Name | Register Long Name | Offset Address | Page Number | |---------------------|----------------------------------------|-----------------|-------------| | TPR_0_0 | Tag Port Rule 0 Register 0 | 29 <sub>H</sub> | 49 | | TPR_1_0 | Tag Port Rule 1 Register 0 | 2A <sub>H</sub> | 49 | | TPR_0_1 | Tag Port Rule 0 Register 1 | 2B <sub>H</sub> | 49 | | TPR_1_1 | Tag Port Rule 1 Register 1 | 2C <sub>H</sub> | 50 | | TPR_0_2 | Tag Port Rule 0 Register 2 | 2D <sub>H</sub> | 49 | | TPR_1_2 | Tag Port Rule 1 Register 2 | 2E <sub>H</sub> | 50 | | TPR_0_3 | Tag Port Rule 0 Register 3 | 2F <sub>H</sub> | 49 | | TPR_1_3 | Tag Port Rule 1 Register 3 | 30 <sub>H</sub> | 50 | | TPR_0_4 | Tag Port Rule 0 Register 4 | 31 <sub>H</sub> | 49 | | TPR_1_4 | Tag Port Rule 1 Register 4 | 32 <sub>H</sub> | 50 | | TPR_0_5 | Tag Port Rule 0 Register 5 | 33 <sub>H</sub> | 49 | | TPR_1_5 | Tag Port Rule 1 Register 5 | 34 <sub>H</sub> | 50 | | TPR_0_6 | Tag Port Rule 0 Register 6 | 35 <sub>H</sub> | 49 | | TPR_1_6 | Tag Port Rule 1 Register 6 | 36 <sub>H</sub> | 50 | | TPR_0_7 | Tag Port Rule 0 Register 7 | 37 <sub>H</sub> | 49 | | TPR_1_7 | Tag Port Rule 1 Register 7 | 38 <sub>H</sub> | 50 | | MCR_3 | Miscellaneous Configuration Register 3 | 39 <sub>H</sub> | 50 | | MCR_4 | Miscellaneous Configuration 4 | 3A <sub>H</sub> | 52 | | MCR_5 | Miscellaneous Configuration Register 5 | 3B <sub>H</sub> | 52 | | MCR_6 | Miscellaneous Configuration Register 6 | 3C <sub>H</sub> | 52 | The register is addressed wordwise. Table 19 Register Access Types | Mode | Symbol | Description HW | Description SW | |------------------------------|--------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | read/write | rw | Register is used as input for the HW | Register is readable and writable by SW | | read | r | Register is written by HW (register between input and output -> one cycle delay) | Value written by software is ignored by hardware; that is, software may write any value to this field without affecting hardware behavior (= Target for development.) | | Read only | ro | Register is set by HW (register between input and output -> one cycle delay) | SW can only read this register | | Read virtual | rv | Physically, there is no new register, the input of the signal is connected directly to the address multiplexer. | SW can only read this register | | Latch high, self clearing | Ihsc | Latches high signal at high level, clear on read | SW can read the register | | Latch low, self clearing | llsc | Latches high signal at low-level, clear on read | SW can read the register | | Latch high,<br>mask clearing | lhmk | Latches high signal at high level, register cleared with written mask | SW can read the register, with write mask the register can be cleared (1 clears) | | Latch low,<br>mask clearing | llmk | Latches high signal at low-level, register cleared on read | SW can read the register, with write mask the register can be cleared (1 clears) | Table 19 Register Access Types (cont'd) | Mode | Symbol | Description HW | Description SW | |----------------------------------|--------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | Interrupt high, self clearing | ihsc | Differentiates the input signal (low-<br>>high) register cleared on read | SW can read the register | | Interrupt low, self clearing | ilsc | Differentiates the input signal (high-<br>>low) register cleared on read | SW can read the register | | Interrupt high,<br>mask clearing | ihmk | Differentiates the input signal (high-<br>>low) register cleared with written mask | SW can read the register, with write mask the register can be cleared | | Interrupt low,<br>mask clearing | ilmk | Differentiates the input signal (low-<br>>high) register cleared with written<br>mask | SW can read the register, with write mask the register can be cleared | | Interrupt enable register | ien | Enables the interrupt source for interrupt generation | SW can read and write this register | | latch_on_reset | lor | rw register, value is latched after first clock cycle after reset | Register is readable and writable by SW | | Read/write self clearing | rwsc | Register is used as input for the hw, the register will be cleared due to a HW mechanism. | Writing to the register generates a strobe signal for the HW (1 pdi clock cycle) Register is readable and writable by SW. | Table 20 Registers Clock DomainsRegisters Clock Domains | Clock Short Name | Description | |------------------|-------------| | | | ## 4.2.1 EEPROM Register Format #### Signature Register | Field | Bits | Type | Description | |-----------|------|------|-------------------------------------| | Signature | 15:0 | ro | Signature | | | | | 4154 <sub>H</sub> SIG, Default (AT) | #### **Port Configuration Register 0** | PCR_0 Port Configuration Register 0 | | | | Offset<br>01 <sub>H</sub> | | | | | | | Reset Value<br>820F <sub>H</sub> | | | | | |-------------------------------------|----|----|-----|---------------------------|----|------|------|-----|---|----|----------------------------------|----|----|-----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ВМ | | 1 | LTM | 1 | 1 | ANPD | ANSC | РВР | | PR | 1 | DX | SP | ANE | FC | | rw | • | | rw | | 1 | rw | rw | rw | | rw | • | rw | rw | rw | rw | | Field | Bits | Type | Description | | | | |-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | ВМ | 15 | rw | Bypass Mode(TX packets same as RX) 1 <sub>B</sub> E, Enable | | | | | LTM | 14:10 | rw | Limit Total MAC<br>00000 <sub>B</sub> , Disable<br>Others <sub>B</sub> , Maximum total MAC | | | | | ANPD | 9 | rw | Port 0 Auto-Negotiation Parallel Detect Follow IEEE802.3 0 <sub>B</sub> B, Both 1 <sub>B</sub> H, Half Only (Default) | | | | | ANSC | 8 | rw | Port 0 Auto-Negotiation Advertise Single Capability 0 <sub>B</sub> E, Expand(Default) 1 <sub>B</sub> S, Single | | | | | PBP | 7 | rw | Port-base priority | | | | | PR | 6:4 | rw | Priority Rule/000 000 <sub>B</sub> , port base priority 001 <sub>B</sub> , [TCP,TOS,TAG] 010 <sub>B</sub> , [TCP,TAG,TOS] 011 <sub>B</sub> , [TAG,TCP,TOS] 100 <sub>B</sub> , [TOS,TAG] 101 <sub>B</sub> , [TAG,TOS] | | | | | DX | 3 | rw | Duplex This bit is unused if corresponding port is not connected to internal PHY 0 <sub>B</sub> HD, Half Duplex 1 <sub>B</sub> FD, Full Duplex (Default) | | | | | SP | 2 | rw | Speed This bit is unused if corresponding port is not connected to internal PHY 0 <sub>B</sub> 10M, 10Base-T 1 <sub>B</sub> 100M, 100TX | | | | | ANE | 1 | rw | Auto negotiation Enable This bit is unused if corresponding port is not connected to internal PHY 0 <sub>B</sub> D, Disable Auto-negotiation 1 <sub>B</sub> E, Enable Auto-negotiation. (Default) | | | | | FC | 0 | rw | 802.3x Flow Control Command Ability | | | | ## Port Configuration Register 1 | PCR_1<br>Port C | | ration | Regist | er 1 | | | | set<br>2 <sub>H</sub> | | | | | | Reset | Value<br>820F <sub>H</sub> | |-----------------|----|--------|--------|------|----|------|------|-----------------------|---|----|---|----|----|-------|----------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ВМ | | 1 | LTM | 1 | 1 | ANPD | ANSC | РВР | | PR | ı | DX | SP | ANE | FC | | rw | • | | rw | | 1 | rw | rw | rw | | rw | | rw | rw | rw | rw | | Field | Bits | Type | Description | |-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ВМ | 15 | rw | Bypass Mode(TX packets same as RX) 1 <sub>B</sub> E, Enable | | LTM | 14:10 | rw | Limit Total MAC 00000 <sub>B</sub> , Disable Others <sub>B</sub> , Maximum total MAC | | ANPD | 9 | rw | Port 1 Auto-Negotiation Parallel Detect Follow IEEE802.3 0 <sub>B</sub> B, Both 1 <sub>B</sub> H, Half Only (Default) | | ANSC | 8 | rw | Port 1 Auto-Negotiation Advertise Single Capability 0 <sub>B</sub> E, Expand(Default) 1 <sub>B</sub> S, Single | | PBP | 7 | rw | Port-base priority | | PR | 6:4 | rw | Priority Rule/000 000 <sub>B</sub> , port base priority 001 <sub>B</sub> , [TCP,TOS,TAG] 010 <sub>B</sub> , [TCP,TAG,TOS] 011 <sub>B</sub> , [TAG,TCP,TOS] 100 <sub>B</sub> , [TOS,TAG] 101 <sub>B</sub> , [TAG,TOS] | | DX | 3 | rw | Duplex This bit is unused if corresponding port is not connected to internal PHY 0 <sub>B</sub> HD, Half Duplex 1 <sub>B</sub> FD, Full Duplex (Default) | | SP | 2 | rw | Speed This bit is unused if corresponding port is not connected to internal PHY 0 <sub>B</sub> 10M, 10Base-T 1 <sub>B</sub> 100M, 100TX | | ANE | 1 | rw | Auto negotiation Enable This bit is unused if corresponding port is not connected to internal PHY 0 <sub>B</sub> D, Disable Auto-negotiation 1 <sub>B</sub> E, Enable Auto-negotiation. (Default) | | FC | 0 | rw | 802.3x Flow Control Command Ability | # Port Configuration Register 2 | PCR_2<br>Port C | | ration | Regist | er 2 | | | | fset<br>3 <sub>H</sub> | | | | | | Reset | Value<br>820F <sub>H</sub> | | |-----------------|----|--------|--------|------|----|---|----|------------------------|---|----|---|----|----|-------|----------------------------|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | вм | | ı | LTM | 1 | 1 | R | es | РВР | | PR | 1 | DX | SP | ANE | FC | | | rw | | | rw | | | r | 0 | rw | | rw | | rw | rw | rw | rw | | | Field | Bits | Туре | Description | |-------|-------|------|---------------------------------------------------------------------------| | BM | 15 | rw | Bypass Mode(TX packets same as RX) | | | | | 1 <sub>B</sub> <b>E</b> , Enable | | LTM | 14:10 | rw | Limit Total MAC | | | | | 00000 <sub>B</sub> , Disable | | | | | Others <sub>B</sub> , Maximum total MAC | | Res | 9:8 | ro | Reserved | | PBP | 7 | rw | Port-base priority | | PR | 6:4 | rw | Priority Rule/000 | | | | | 000 <sub>B</sub> , port base priority | | | | | 001 <sub>B</sub> , [TCP,TOS,TAG] | | | | | 010 <sub>B</sub> , [TCP,TAG,TOS] | | | | | 011 <sub>B</sub> , [TAG,TCP,TOS] | | | | | 100 <sub>B</sub> , [TOS,TAG] | | | | | 101 <sub>B</sub> , [TAG,TOS] | | DX | 3 | rw | Duplex | | | | | This bit is unused if corresponding port is not connected to internal PHY | | | | | 0 <sub>B</sub> <b>HD</b> , Half Duplex | | | | | 1 <sub>B</sub> <b>FD</b> , Full Duplex (Default) | | SP | 2 | rw | Speed | | | | | This bit is unused if corresponding port is not connected to internal PHY | | | | | 0 <sub>B</sub> <b>10M</b> , 10Base-T | | | | | 1 <sub>B</sub> <b>100M</b> , 100TX | | ANE | 1 | rw | Auto negotiation Enable | | | | | This bit is unused if corresponding port is not connected to internal PHY | | | | | 0 <sub>B</sub> <b>D</b> , Disable Auto-negotiation | | | | | 1 <sub>B</sub> <b>E</b> , Enable Auto-negotiation. (Default) | | FC | 0 | rw | 802.3x Flow Control Command Ability | # VLAN(TOS) priority Map Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------| | | | | | | | | | | | | | | | | | | IP7 | IP6 | IP5 | IP4 | IP3 | IP2 | IP1 | IP0 | TAG7 | TAG6 | TAG5 | TAG4 | TAG3 | TAG2 | TAG1 | TAG0 | | rw | Field | Bits | Туре | Description | |-------|------|------|---------------------------------------------------------------------------| | IP7 | 15 | rw | Priority of the packet which (is?) the precedence field of IP header is 7 | | IP6 | 14 | rw | Priority of the packet which the precedence field of IP header is 6 | | IP5 | 13 | rw | Priority of the packet which the precedence field of IP header is 5 | | IP4 | 12 | rw | Priority of the packet which the precedence field of IP header is 4 | | IP3 | 11 | rw | Priority of the packet which the precedence field of IP header is 3 | | IP2 | 10 | rw | Priority of the packet which the precedence field of IP header is 2 | | IP1 | 9 | rw | Priority of the packet which the precedence field of IP header is 1 | | IP0 | 8 | rw | Priority of the packet which the precedence field of IP header is 0 | | TAG7 | 7 | rw | Priority of the packet which the priority field of TAG is 7 | | TAG6 | 6 | rw | Priority of the packet which the priority field of TAG is 6 | | TAG5 | 5 | rw | Priority of the packet which the priority field of TAG is 5 | | TAG4 | 4 | rw | Priority of the packet which the priority field of TAG is 4 | | TAG3 | 3 | rw | Priority of the packet which the priority field of TAG is 3 | | TAG2 | 2 | rw | Priority of the packet which the priority field of TAG is 2 | | TAG1 | 1 | rw | Priority of the packet which the priority field of TAG is 1 | | TAG0 | 0 | rw | Priority of the packet which the priority field of TAG is 0 | Note: $0_B$ : low priority queue. Q01 $_B$ : High priority queue. Q1The weight ratio is 1:N. The default is Q0 for un-tagged and none IP frame. # **Miscellaneous Configuration 0** | Field | Bits | Type | Description | |-------|-------|------|-------------------------------------------| | DM | 15:12 | rw | Discard Mode (drop scheme for each queue) | | Field | Bits | Type | Description | |-------|------|------|-------------------------------------------------------------------------------------------------------------------| | VLAN | 11 | rw | Enable Replace VLAN ID 0 &1 by PVID Checking of the length of CRS 1 <sub>B</sub> , Enable | | PL | 10 | rw | Packet Length 0 <sub>B</sub> , 1536 1 <sub>B</sub> , 1518 | | PQR | 9:8 | rw | Priority Queue ratio 00 <sub>B</sub> , 1:2 01 <sub>B</sub> , 1:4 10 <sub>B</sub> , 1:8 11 <sub>B</sub> , 1:16 | | Res | 7:6 | ro | Reserved | | IPG | 5 | rw | IPG Leveling 0 <sub>B</sub> , 96BT(Default) 1 <sub>B</sub> , 92BT | | Res | 4:3 | ro | Reserved | | BSE | 2 | rw | Broadcast Storming Enable 1 <sub>B</sub> E, Enable | | BST | 1:0 | rw | Broadcast Storming Threshold[1:0] | # **Miscellaneous Configuration Register 1** | MCR_′<br>Miscel | | ıs Conf | figurat | ion Re | gister ′ | 1 | | set<br>6 <sub>H</sub> | | | | | | | Value<br>82E8 <sub>H</sub> | |-----------------|----|---------|---------|--------|----------|-----|-----|-----------------------|---|-----|---|---|------|----|----------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Res | | | ET | CDP | EFM | | | Res | | | DFFE | DP | AD | | | | ro | | 1 | rw | rw | rw | | 1 | ro | | | rw | rw | rw | | Field | Bits | Туре | Description | |-------|-------|------|------------------------------------------------------| | Res | 15:11 | ro | Reserved | | ET | 10 | rw | Enable TENLMT | | | | | 1 <sub>B</sub> , Enable limit traffic to 10M | | CDP | 9 | rw | Check The Destination Port is in the same VLAN Group | | | | | 1 <sub>B</sub> , Enable | | EFM | 8 | rw | Emulated Force Mode for Port0 | | | | | 0 <sub>B</sub> <b>D</b> , Disable(Default) | | | | | 1 <sub>B</sub> <b>E</b> , Enable | | Res | 7:3 | ro | Reserved | | DFFE | 2 | rw | DISFEFI(Disable Far End Fault/0) | | DP | 1 | rw | Discard Packet after 16th Collision | | | | | 0 <sub>B</sub> <b>D</b> , Doesn't discard | | Field | Bits | Type | Description | |-------|------|------|----------------------------------------| | AD | 0 | rw | Aging Disable | | | | | 0 <sub>B</sub> <b>E</b> , Enable Aging | #### **Miscellaneous Configuration Register2** | Field | Bits | Type | Description | |-------|-------|------|------------------------------------------------------------------------------| | PFM1 | 15:14 | rw | Packet Filtering Mode for Received DA= 01 80 c2 00 00 10 ~ 01 80 c2 00 00 ff | | PFM2 | 13:12 | rw | Packet Filtering Mode for Received DA= 01 80 c2 00 00 02 ~ 01 80 c2 00 00 0f | | PFM3 | 11:10 | rw | Packet Filtering Mode for Received DA= 01 80 c2 00 00 01 and OPCODE!= PAUSE | | PFM4 | 9:8 | rw | Packet Filtering Mode for Received DA= 01 80 c2 00 00 00 | | CPN | 7:6 | rw | CPU Port Number | | Res | 5:0 | ro | Reserved | Packet Filtering Mode: $00_B$ : forward, $01_B$ : discard, $10_B$ : forward the packet to CPU port(defined in Bit [7:6] of register 0x07). if this packet is received from CPU Port, this packet will be forwarded to the VLAN group. $11_B$ : forward the packet to CPU port. if this packet is received from CPU Port, this packet will be discarded. ### Port Base VLAN port Map Register | PBVLAN_MR Port Base VLAN port Map Register | | | | | er | Offset<br>08 <sub>H</sub> | | | | | | Rese | | | t Value<br>777 <sub>H</sub> | |--------------------------------------------|----|-----|----|------|----|---------------------------|---|-----|---|-----|---|------|---|-----|-----------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LED | IS | MCF | LP | LEDL | | PM2 | 1 | ОАМ | | PM1 | | TF | | PM0 | | | rw | rw | rw | rw | rw | | rw | ı | rw | | rw | | rw | | rw | | | Field | Bits | Туре | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LED | 15 | rw | Put Off LEDs of UTP port 0 <sub>B</sub> , always puts off LEDs of UTP port when UTP link down (is linked down or links down?) 1 <sub>B</sub> , LEDs of UTP port show DIPSW setting when auto-negotiation (is?) disable(d?) and link(ed?) down | | IS | 14 | rw | Idiot Setting 0 <sub>B</sub> , Disable idiot setting, SUMO will send DIPSW setting to CO when UTP port auto-negotiation (is?) enable(d) and link(ed?) down 1 <sub>B</sub> , Enable idiot setting, SUMO will always send 10MH to CO when UTP port auto-negotiation enable and link down | | MCF | 13 | rw | MC Failure 0 <sub>B</sub> , Asserts MC_FAILURE when load EEPROM fails 1 <sub>B</sub> , Doesn't assert MC_FAILURE when load EEPOM fails | | LP | 12 | rw | <ul> <li>Link Partner</li> <li>0<sub>B</sub> , if auto-negotiation is enabled, follows speed and duplex setting to negotiate with link partner.</li> <li>1<sub>B</sub> , if auto-negotiation is enabled, always advertises full capability to its link partner.</li> </ul> | | LEDL | 11 | rw | Put off LEDs of UTP port 0 <sub>B</sub> , Puts off LEDs of UTP port during loopback test . (default) 1 <sub>B</sub> , Doesn't put off LEDs of UTP port during loopback test. | | PM2 | 10:8 | rw | Port 2 To port Map | | OAM | 7 | rw | Transmit OAM Frame 0 <sub>B</sub> , Transmitts one OAM frame if state changes or state notification request frame is received. (default) 1 <sub>B</sub> , Transmitts three OAM frames if state changes or state notification request frame is received. | | PM1 | 6:4 | rw | Port 1 To port Map | | TF | 3 | rw | Transmitting Frame 0 <sub>B</sub> , Stops transmitting frame if PAUSE frame received. (default) 1 <sub>B</sub> , Doesn't stop transmitting frame if PAUSE frame received when flow control capability is disabled. | | PM0 | 2:0 | rw | Port 0 To port Map | # Packet Filter Control Registers 1 and 0 | PCFC_1_0 Packet Filter Control Register 1 and 0 | | | | | | | Offset<br>09 <sub>H</sub> | | | | Reset Valu | | | t Value<br>0000 <sub>H</sub> | | |-------------------------------------------------|------|------|----|----|------|----|---------------------------|------|------|------|------------|---|------|------------------------------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | APR2 | APR1 | APR0 | | 1 | OP14 | 1 | 1 | APR2 | APR1 | APR0 | | 1 | OP13 | 1 | | | rw | rw | rw | | 1 | rw | 1. | 1 | rw | rw | rw | | ı | rw | | | | Field | Bits | Type | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | APR2 | 15 | rw | Apply to Port 2 Rx | | | | | 0 <sub>B</sub> <b>DNA</b> , Do not apply | | | | | 1 <sub>B</sub> <b>APL</b> , Apply | | APR1 | 14 | rw | Apply to Port 1 Rx | | | | | 0 <sub>B</sub> <b>DNA</b> , Do not apply | | | | | 1 <sub>B</sub> <b>APL</b> , Apply | | APR0 | 13 | rw | Apply to Port 0 Rx | | | | | 0 <sub>B</sub> <b>DNA</b> , Do not apply | | | | | 1 <sub>B</sub> <b>APL</b> , Apply | | OP14 | 12:8 | rw | OP Code for Filter | | | | | Defined in Register 14 <sub>H</sub> (16 <sub>H</sub> , 18 <sub>H</sub> , 1A <sub>H</sub> , 1C <sub>H</sub> , 1E <sub>H</sub> , 20 <sub>H</sub> , 22 <sub>H</sub> ) | | APR2 | 7 | rw | Apply to Port 2 Rx | | | | | 0 <sub>B</sub> <b>DNA</b> , Do not apply | | | | | 1 <sub>B</sub> <b>APL</b> , Apply | | APR1 | 6 | rw | Apply to Port 1 Rx | | | | | 0 <sub>B</sub> <b>DNA</b> , Do not apply | | | | | 1 <sub>B</sub> <b>APL</b> , Apply | | APR0 | 5 | rw | Apply to Port 0 Rx | | | | | 0 <sub>B</sub> <b>DNA</b> , Do not apply | | | | | 1 <sub>B</sub> <b>APL</b> , Apply | | OP13 | 4:0 | rw | OP Code for Filter | | | | | which is defined in Register $13_H$ ( $15_H$ , $17_H$ , $19_H$ , $1B_H$ , $1D_H$ , $1F_H$ , $21_H$ ) | OP Code bit[4:3]00 $_B$ : Priority. Priority is defined in OP Code bit[2:0] ;01 $_B$ : Discard. OP Code bit[2:0] is RESERVED and SHOULD keep always 0;1 $x_B$ : RESERVED. ### Filter Type Register 0 $00_B$ : TCP/UDP Port Number; $01_B$ : IP Protocol ID; $10_B$ : Ethernet Type; $11_B$ : RESERVED # Filter Type Register 1 | TFTR_1 Filter Type Register 1 | | | | | Offset<br>12 <sub>H</sub> | | | | | | | Reset Valu<br>0000 | | Value<br>0000 <sub>H</sub> | | |-------------------------------|----------|-----------------|----|-----------------|---------------------------|-------------|---|-----------------|----------|-----------------|---------|--------------------|--------|----------------------------|-----------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _15<br>w | <b>TF</b> _<br> | | TF <sub>.</sub> | _<br> | <b>TF</b> _ | | TF <sub>-</sub> | <u>-</u> | TF <sub>-</sub> | _<br> - | | w<br>w | | <b>*_8</b><br>w | | Field | Bits | Type | Description | |----------------|-------|------|-------------------| | TF_15 | 15:14 | rw | Type of Filter 15 | | TF_14 | 13:12 | rw | Type of Filter 14 | | TF_14<br>TF_13 | 11:10 | rw | Type of Filter 13 | | TF_12 | 9:8 | rw | Type of Filter 12 | | TF_11 | 7:6 | rw | Type of Filter 11 | | TF_10 | 5:4 | rw | Type of Filter 10 | | Field | Bits | Type | Description | |-------|------|------|------------------| | TF_9 | 3:2 | rw | Type of Filter 9 | | TF_8 | 1:0 | rw | Type of Filter 8 | $00_B$ : TCP/UDP Port Number; $01_B$ : IP Protocol ID; $10_B$ : Ethernet Type; $11_B$ : RESERVED # Filter Register 0 | Field | Bits | Туре | Description | |--------|------|------|-------------| | Filter | 15:0 | rw | Filter | Other Filter Registers have the same structure and characteristics as **Filter Register 0**; the offset addresses are listed in **Table 21**. Table 21 Other Filter Regsiters | Register Short Name | Register Long Name | Offset Address | Page Number | |---------------------|--------------------|-----------------|-------------| | FR_1 | Filter Register 1 | 14 <sub>H</sub> | | | FR_2 | Filter Register 2 | 15 <sub>H</sub> | | | FR_3 | Filter Register 3 | 16 <sub>H</sub> | | | FR_4 | Filter Register 4 | 17 <sub>H</sub> | | | FR_5 | Filter Register 5 | 18 <sub>H</sub> | | | FR_6 | Filter Register 6 | 19 <sub>H</sub> | | | FR_7 | Filter Register 7 | 1A <sub>H</sub> | | | FR_8 | Filter Register 8 | 1B <sub>H</sub> | | | FR_9 | Filter Register 9 | 1C <sub>H</sub> | | | FR_10 | Filter Register 10 | 1D <sub>H</sub> | | | FR_11 | Filter Register 11 | 1E <sub>H</sub> | | | FR_12 | Filter Register 12 | 1F <sub>H</sub> | | | FR_13 | Filter Register 13 | 20 <sub>H</sub> | | | FR_14 | Filter Register 14 | 21 <sub>H</sub> | | | FR_15 | Filter Register 15 | 22 <sub>H</sub> | | ### Port Base VLAN ID and Mask 0 of Port 0 | Field | Bits | Туре | Description | |-------|-------|------|---------------------------------| | DPRI | 15:12 | rw | PVID Mask[3:0] Default Priority | | PVID | 11:0 | rw | PVID Port base VLAN ID | #### Port Base VLAN ID and Mask 1 of Port 0 | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------| | LED | 9 | rw | Turn on all LED at the same time during LED self test 0 <sub>B</sub> , Disable (Default) 1 <sub>B</sub> , Enable | | EPC | 8 | rw | Enable Polarity Checking by using IDLE Pulse 0 <sub>B</sub> , Disable (Default) 1 <sub>B</sub> , Enable | | PVID | 7:0 | rw | PVID Mask[11:4] | If (Tag Packet) then Tag = {TAGIN[15:12], ((TAGIN[11:0] & ~MASK) | (PVID & MASK))}If (UnTag Packet) then Tag = {PKT\_PRT[2:0], $0_B$ , PVID} ### Port Base VLAN ID and Mask 0 of Port 1 | Field | Bits | Type | Description | |-------|-------|------|---------------------------------| | DPRI | 15:12 | rw | PVID Mask[3:0] Default Priority | | PVID | 11:0 | rw | PVID Port base VLAN ID | #### Port Base VLAN ID and Mask 1 of Port 1 | Field | Bits | Туре | Description | |-------|------|------|-----------------| | PVID | 7:0 | rw | PVID Mask[11:4] | If (Tag Packet) then Tag = {TAGIN[15:12], ((TAGIN[11:0] & ~MASK) | (PVID & MASK))}If (UnTag Packet) then Tag = {PKT\_PRT[2:0], $0_B$ , PVID} Data Sheet 47 Rev. 1.21, 2005-11-28 ### Port Base VLAN ID and Mask 0 of Port 2 | Field | Bits | Туре | Description | |-------|-------|------|---------------------------------| | DPRI | 15:12 | rw | PVID Mask[3:0] Default Priority | | PVID | 11:0 | rw | PVID Port base VLAN ID | #### Port Base VLAN ID and Mask 1 of Port 2 | Field | Bits | Туре | Description | |-------|------|------|-----------------| | PVID | 7:0 | rw | PVID Mask[11:4] | If (Tag Packet) then Tag = {TAGIN[15:12], ((TAGIN[11:0] & ~MASK) | (PVID & MASK))}If (UnTag Packet) then Tag = {PKT\_PRT[2:0], $0_B$ , PVID} Data Sheet 48 Rev. 1.21, 2005-11-28 # Tag Port Rule 0 Register 0 | Field | Bits | Туре | Description | |-------|------|------|-------------| | Res | 15:0 | ro | Reserved | Other Tag Port Rule 0 Registers have the same structure and characteristics as **Tag Port Rule 0 Register 0**; the offset addresses are listed in **Table 22**. Table 22 Other Tag Port Rule 0 Registers | Register Short Name | Register Long Name | Offset Address | Page Number | |---------------------|----------------------------|-----------------|-------------| | TPR_0_1 | Tag Port Rule 0 Register 1 | 2B <sub>H</sub> | | | TPR_0_2 | Tag Port Rule 0 Register 2 | 2D <sub>H</sub> | | | TPR_0_3 | Tag Port Rule 0 Register 3 | 2F <sub>H</sub> | | | TPR_0_4 | Tag Port Rule 0 Register 4 | 31 <sub>H</sub> | | | TPR_0_5 | Tag Port Rule 0 Register 5 | 33 <sub>H</sub> | | | TPR_0_6 | Tag Port Rule 0 Register 6 | 35 <sub>H</sub> | | | TPR_0_7 | Tag Port Rule 0 Register 7 | 37 <sub>H</sub> | | ### Tag Port Rule 1 Register 0 | Field | Bits | Type | Description | |-------|------|------|-------------| | Res | 11:9 | ro | Reserved | Other Tag Port Rule 1 Registers have the same structure and characteristics as **Tag Port Rule 1 Register 0**; the offset addresses are listed in **Table 23**. Table 23 Other Tag Port Rule 1 Regsiters | Register Short Name | Register Long Name | Offset Address | Page Number | |---------------------|----------------------------|-----------------|-------------| | TPR_1_1 | Tag Port Rule 1 Register 1 | 2C <sub>H</sub> | | | TPR_1_2 | Tag Port Rule 1 Register 2 | 2E <sub>H</sub> | | | TPR_1_3 | Tag Port Rule 1 Register 3 | 30 <sub>H</sub> | | | TPR_1_4 | Tag Port Rule 1 Register 4 | 32 <sub>H</sub> | | | TPR_1_5 | Tag Port Rule 1 Register 5 | 34 <sub>H</sub> | | | TPR_1_6 | Tag Port Rule 1 Register 6 | 36 <sub>H</sub> | | | TPR_1_7 | Tag Port Rule 1 Register 7 | 38 <sub>H</sub> | | # **Miscellaneous Configuration Register 3** | MCR_3 Miscellaneous Configuration Register 3 | | | | | ; | | set<br>9 <sub>H</sub> | | | | | | | Value<br>0000 <sub>H</sub> | | | |----------------------------------------------|-----|----|-----|----|----|------|-----------------------|------|---|---|-----|---|------|----------------------------|-----|---| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ОАМ | LE | Res | RL | FP | 1008 | | AP_P | | | Res | ı | PN_V | | TAG | | | | rw | rw | ro | rw | rw | rw | | rw | | • | ro | | rw | | rw | | | Field | Bits | Туре | Description | | | | | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | OAM | 15 | rw | S7-S8 and S9 of OAM Frame show PHY status Disable 0 <sub>B</sub> , S7-S8 and S9 of OAM frame show PHY status if PHY link(s?) up. (default) 1 <sub>B</sub> , S7-S8 and S9 of OAM frame don't show PHY status if PHY link up. | | | | | | LE | 14 | rw | Link Enable 0 <sub>B</sub> , Link Disable during Loop Back Test(default) 1 <sub>B</sub> , Link Enable during Loop Back Test | | | | | | Res | 13 | ro | Reserved | | | | | | RL | 12 | rw | Redundant Link 0 <sub>B</sub> , Enable Redundant Link in converter mode(default) 1 <sub>B</sub> , Disable Redundant Link | | | | | | FP | 11 | rw | Fault Propagation 0 <sub>B</sub> , Enable Fault Propagation in converter mode(default) 1 <sub>B</sub> , Disable Fault Propagation | | | | | | 100S | 10 | rw | 100M Snooping 0 <sub>B</sub> , Enable 100M snooping in converter mode(default) 1 <sub>B</sub> , Disable snooping | | | | | | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | AP_P | 9:7 | rw | All Packet/PPPOE 0 <sub>B</sub> , all packets 1 <sub>B</sub> , PPPOE only | | Res | 6:4 | ro | Reserved | | PN_V | 3 | rw | Port Number/VLAN ID Base Grouping 0 <sub>B</sub> , Port Number base grouping(default) 1 <sub>B</sub> , Received VLAN ID base grouping | | TAG | 2:0 | rw | VLAN TAG 0 <sub>B</sub> , Recognizes VLAN TAG automatically(default) 1 <sub>B</sub> , Disable | # **Miscellaneous Configuration Register 4** | Field | Bits | Туре | Description | |-------|------|------|---------------------| | VID | 15:0 | rw | Vender ID Bit[15:0] | ### **Miscellaneous Configuration Register 5** | Field | Bits | Type | Description | | | | |-------|------|------|-----------------------|--|--|--| | MN | 15:8 | rw | Model Number Bit[7:0] | | | | | VID | 7:0 | rw | Vender ID Bit[23:16] | | | | ### **Miscellaneous Configuration Register 6** | | /ICR_<br>/lisce | • | us Con | figurat | ion Re | gister 6 | 6 | | fset<br>C <sub>H</sub> | | | | | | Rese | t Value<br>0000 <sub>H</sub> | |---|-----------------|----|--------|---------|--------|----------|---|---|------------------------|---|---|---|---|---|------|------------------------------| | Г | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MN | | | | | | | | | | | | | | | | | | rw | | | | | | | | | | | | | | | | | Field | Bits | Туре | Description | |-------|------|------|------------------------| | MN | 15:0 | rw | Model Number Bit[23:8] | # 5 Electrical Specification DC and AC. # 5.1 DC Characterization Table 24 Electrical Absolute Maximum Rating | Parameter | Symbol | | Value | S | Unit | Note / Test Condition | |---------------------|--------------|------|-------|-----------------------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Power Supply | $V_{\sf CC}$ | -0.3 | | 2.7 | V | | | Input Voltage | $V_{IN}$ | -0.3 | | V <sub>CC</sub> + 0.3 | V | | | Output Voltage | Vout | -0.3 | | V <sub>CC</sub> + 0.3 | ٧ | | | Storage Temperature | TSTG | -55 | | 155 | °C | | | Power Dissipation | PD | | | 990 | mW | | | ESD Rating | ESD | | | 2 | KV | | Table 25 Recommended Operating Conditions | Parameter | Symbol | | Value | S | Unit | Note / Test Condition | |--------------------------------|--------|-------|-------|-------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Power Supply <sup>1)</sup> | Vcc | 3.135 | 3.3 | 3.465 | V | | | Input Voltage | Vin | 0 | - | Vcc | V | | | Junction Operating Temperature | Tj | 0 | 25 | 115 | °C | | <sup>1)</sup> VCC30. VCCBIAS Table 26 DC Electrical Characteristics for 3.3 V Operation<sup>1)</sup> | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | | |-------------------------------|--------|------|-------|------|------|------------------------|--| | | | Min. | Тур. | Max. | | | | | Input Low Voltage | VIL | | | 0.8 | V | TTL | | | Input High Voltage | VIH | 2.0 | | | V | TTL | | | Output Low Voltage | VOL | | | 0.4 | V | TTL | | | Output High Voltage | VOH | 2.4 | | | V | TTL | | | Input Pull_up/down Resistance | RI | | 50 | | ΚΩ | VIL = 0 V or VIH = Vcc | | <sup>1)</sup> Under VCC = $3.0 \text{ V} \sim 3.6 \text{ V}$ , Tj = $^{\circ}\text{C} \sim 115 ^{\circ}\text{C}$ # 5.2 AC Characterization Power on Reset Timing, EEPROM Interface Timing, 10Base-Tx MII Timing, 100Base-Tx MII Timing, Reduce MII Timing, GPSI(7-wire) Timing, and SMI Timing. # **Power on Reset Timing** Figure 5 Power on Reset Timing Table 27 Power on Reset Timing | Parameter | Symbol | | Values | | Unit | Note / Test Condition | |---------------------------|------------|------|--------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | RST Low Period | $t_{RST}$ | 100 | | | ms | TTL | | Start of Idle Pulse Width | $t_{CONF}$ | 100 | | | ns | TTL | # **EEPROM Interface Timing** Figure 6 EEPROM Interface Timing Table 28 EEPROM Interface Timing | Parameter | Symbol | | Values | <b>S</b> | Unit | Note / Test Condition | |---------------------------|-------------------|------|--------|----------|------|-----------------------| | | | Min. | Тур. | Max. | | | | EESK Period | $t_{ESK}$ | | 5120 | | ns | | | EESK Low Period | $t_{ESKL}$ | 2550 | | 2570 | ns | | | EESK High Period | t <sub>ESKH</sub> | 2550 | | 2570 | ns | | | EEDI to EESK Rising Setup | $t_{ERDS}$ | 10 | | | ns | | | Time | | | | | | | Data Sheet 54 Rev. 1.21, 2005-11-28 Table 28 EEPROM Interface Timing (cont'd) | Parameter | Symbol | | Values | | Unit | Note / Test Condition | |----------------------------------------|------------|------|--------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | EEDI to EESK Rising Hold<br>Time | $t_{ERDH}$ | 10 | | | ns | | | EESK Falling to EEDO Output Delay Time | $t_{EWDD}$ | | | 20 | ns | | # 10Base-Tx MII Input Timing 10Base-Tx Input timing conditions Figure 7 10Base-Tx MII Input Timing Table 29 10Base-Tx MII Input Timing | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |-------------------------------------------------------------|--------|------|-------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | MII_RXCLK Period | tCK | | 400 | | ns | | | MII_RXCLK Low Period | tCKL | 160 | | 240 | ns | | | MII_RXCLK High Period | tCKH | 160 | | 240 | ns | | | MII_CRS Rising to MII_RXDV Rising | tCSVA | 0 | | 10 | ns | | | MII_RXCLK Rising to MII_RXD, MII_RXDV, MII_CRS Output Delay | tRXOD | 200 | | | ns | | # 10Base-TX MII Output Timing 10Base-TX MII Output timing conditions Figure 8 10Base-TX MII Output Timing Table 30 10Base-TX MII Output Timing | Parameter | Symbol | nbol Values | | | | Note / Test Condition | |-------------------------------------------------|--------|-------------|------|------|----|-----------------------| | | | Min. | Тур. | Max. | | | | MII_TXCLK Period | tCK | | 400 | | ns | | | MII_TXCLK Low Period | tCKL | 160 | | 240 | ns | | | MII_TXCLK High Period | tCKH | 160 | | 240 | ns | | | MII_TXD, MII_TXEN to | tTXS | 10 | | | ns | | | MII_TXCLK Rising Setup Time | | | | | | | | MII_TXD, MII_TXEN to MII_TXCLK Rising Hold Time | tTXH | 10 | | | ns | | # 100Base-Tx MII Input Timing 100Base Tx MII Input timing conditions Figure 9 100Base-TX MII Input Timing Table 31 100Base-TX MII Input Timing | Parameter | Symbol | l Values | | | Unit | Note / Test Condition | |-------------------------------------------------------------|--------|----------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | MII_RXCLK Period | tCK | | 40 | | ns | | | MII_RXCLK Low Period | tCKL | 16 | | 24 | ns | | | MII_RXCLK High Period | tCKH | 16 | | 24 | ns | | | MII_CRS Rising to MII_RXDV Rising | tCSVA | 0 | | 10 | ns | | | MII_RXCLK Rising to MII_RXD, MII_RXDV, MII_CRS Output Delay | tRXOD | 20 | | 30 | ns | | # 100Base-TX MII Output Timing 100Base-TX MII Output timing conditions Figure 10 100Base-TX MII Output Timing Table 32 100Base-TX MII Output Timing | Parameter | Symbol | Symbol Value | | | Unit | Note / Test Condition | |--------------------------------------------------|--------|--------------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | MII_TXCLK Period | tCK | | 40 | | ns | | | MII_TXCLK Low Period | tCKL | 16 | | 24 | ns | | | MII_TXCLK High Period | tCKH | 16 | | 24 | ns | | | MII_TXD, MII_TXEN to MII_TXCLK Rising Setup Time | tTXS | 10 | | | ns | | | MII_TXD, MII_TXEN to MII_TXCLK Rising Hold Time | tTXH | 10 | | | ns | | # **Reduce MII Timing** Reduce MII timing conditions Figure 11 Reduce MII Timing Table 33 100Base-TX MII Output Timing | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |----------------------------|--------|--------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | RMII_REFCLK Period | tCK | | 20 | | ns | | | RMII_REFCLK Low Period | tCKL | | 10 | | ns | | | RMII_REFCLK High Period | tCKH | | 10 | | ns | | | TXEN, TXD to REFCLK rising | tTXS | 4 | | | ns | | | setup time | | | | | | | | TXE, TXD to REFCLK rising | tTXH | 2 | | | ns | | | hold time | | | | | | | | CSRDV, RXD to REFCLK | tRXS | 4 | | | ns | | | rising setup time | | | | | | | | CRSDV, RXD to REFCLK | tRXH | 2 | | | ns | | | rising hold time | | | | | | | # **GPSI (7-wire) Input Timing** GPSI (7-wire) Input timing conditions Figure 12 GPSI (7-wire) Input Timing Table 34 GPSI (7-wire) Input Timing | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |-----------------------------------------------------|--------|--------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | GPSI_RXCLK Period | TCK | | 100 | | ns | | | GPSI_RXCLK Low Period | TCKL | 40 | | 60 | ns | | | GPSI_RXCLK High Period | ТСКН | 40 | | 60 | ns | | | GPSI_RXCLK Rising to GPSI_CRS/GPSI_COL Output Delay | TOD | 50 | | 70 | ns | | # **GPSI (7-wire) Output Timing** GPSI (7-wire) Output timing conditions Figure 13 GPSI (7-wire) Output Timing Table 35 GPSI (7-wire) Output Timing | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |-----------------------------------------------------------|--------|--------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | GPSI_TXCLK Period | TCK | | 100 | | ns | | | GPSI_TXCLK Low Period | TCKL | 40 | | 60 | ns | | | GPSI_ T XCLK High Period | ТСКН | 40 | | 60 | ns | | | GPSI_TXD, GPSI_TXEN to<br>GPSI_TXCLK Rising Setup<br>Time | TTXS | 10 | | | ns | | | GPSI_TXD, GPSI_TXEN to<br>GPSI_TXCLK Rising Hold<br>Time | TTXH | 10 | | | ns | | # **SMI Timing** Figure 14 SMI Timing Table 36 SMI Timing | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |---------------------------------------------------|-----------|--------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | SDC Period | $T_{CK}$ | 20 | | | ns | | | SDC Low Period | $T_{CKL}$ | 10 | | | ns | | | SDC High Period | $T_{CKH}$ | 10 | | | ns | | | SDIO to SDC rising setup time on read/write cycle | $T_{SDS}$ | 4 | | | ns | | | SDIO to SDC rising hold time on read/write cycle | $T_{SDH}$ | 2 | | | ns | | **Packaging** # 6 Packaging 128 PQFP packaging for ADM6993F/FX Figure 15 128 PQFP packaging for ADM6993F/FX www.infineon.com Published by Infineon Technologies AG